ASSYMETRIC POLY GATE FOR OPTIMUM TERMINATION DESIGN IN TRENCH POWER MOSFETS
20170069750 ยท 2017-03-09
Assignee
Inventors
Cpc classification
H10D64/20
ELECTRICITY
H10D64/117
ELECTRICITY
H10D62/104
ELECTRICITY
H10D30/0297
ELECTRICITY
International classification
Abstract
A semiconductor device having a plurality of transistors includes a termination area that features a transistor with an asymmetric gate.
Claims
1. A semiconductor device formed on a semiconductor substrate comprising: an active area including a plurality of transistors each of which has source, body, drain and gate regions; and a termination area surrounding said active area, said termination area including at least an innermost termination trench adjacent to the active area and an outermost termination trench spaced apart from the innermost termination trench, each filled with electrically conductive material and electrically insulative material disposed between said electrically conductive material and material of said substrate, the innermost termination trench having a gate portion formed by said electrically conductive material having a cross-sectional area of said gate portion smaller than a cross-sectional area of said gate region of the transistor in said active area.
2. The device as recited in claim 1 wherein said electrically conductive material is disposed in said outermost termination trench spaced apart from said innermost termination trench and electrically connected to a body dopant region in the termination area further away from the innermost termination trench.
3. The device as recited in claim 1 wherein said gate portion disposed in said innermost termination trench adjacent the active area is insulated from the substrate material by said electrically insulative material having a first thickness between said gate portion and said body region adjacent said gate portion and a second thickness between said gate portion and said substrate material in termination area, said first thickness less than said second thickness.
4. The device as recited in claim 1 wherein said innermost termination trench adjacent the active area having a width and a depth substantially identical to an active gate trench disposed in the active area.
5. The device as recited in claim 1 wherein said gate portion superimposition on and insulated from a shielding gate region formed of said conductive material at a lower portion of said innermost termination trench adjacent the active area.
6. The device as recited in claim 5 wherein said source region and said shielding gate region are electrically connected.
7. The device as recited in claim 5 wherein said electrically conductive material disposed in said outermost termination trench spaced apart from said innermost termination trench being electrically connected to a body dopant region in the termination area further away from innermost termination trench.
8. The device as recited in claim 6 wherein said gate portion disposed in said innermost termination trench adjacent the active area being insulated from the substrate material by said electrically insulative material having a first thickness between said gate: portion and said body region adjacent said gate portion and a second thickness between said gate portion and said substrate material in termination area, said first thickness less than said second thickness.
9. The device as recited in claim 6 wherein said innermost termination trench adjacent the active area having a width and a depth substantially identical to an active gate trench disposed in the active area.
10. The device as recited in claim 6 wherein a top surface of said substrate material in the termination area being recess at least to a bottom of said gate portion.
11. The device as recited in claim 10 wherein said electrically conductive material disposed in said outermost termination trench spaced apart from said innermost termination trench being electrically connected to a substrate region within the termination area.
12. A semiconductor device formed on a semiconductor substrate comprising: an active area including a plurality of transistors each of which has source, body, drain and gate regions; and a termination area surrounding said active area, said termination area including at least an innermost termination trench adjacent to the active, area and an outermost termination trench spaced apart from the innermost termination trench, each filled with electrically conductive material and electrically insulative material disposed between said electrically conductive material, and material of said substrate, said electrically conductive material disposed in said outermost termination trench spaced apart from said innermost termination trench being electrically connected to a body dopant region in the termination area further away from the innermost termination trench.
13. The device as recited in claim 12 wherein said gate portion disposed in said innermost termination trench adjacent the active area is insulated from the substrate material for said electrically insulative material having a first thickness between said gate portion and said body region adjacent said gate portion and a second thickness between said gate portion and said substrate material in termination area, said first thickness less than said second thickness.
14. The device as recited in claim 12 wherein said innermost termination trench adjacent the active area having a width and a depth substantially identical to an active gate trench disposed in the active area.
15. A semiconductor device formed on a semiconductor substrate comprising: an active area including a plurality of transistors each of which has source, body, drain and gate regions; and a termination area surrounding said active area, said termination area including an innermost termination trench adjacent to the active area and an outermost termination trench spaced apart from the innermost termination trench, each of said innermost termination trench and said outermost termination trench being filled with electrically conductive material and electrically insulative material, with said electrically insulative material or disposed between said electrically conductive material and material of said substrate, the innermost termination trench having a gate portion formed by said electrically conductive material having a cross-sectional area of said gate portion smaller than a cross-sectional area of said gate region of the transistor in said active area, with the electrically conductive material disposed in said outermost termination being electrically connected to a body dopant region in the termination area.
16. The device as recited in claim 15 wherein said gate portion is insulated from the substrate material by said electrically insulative material having a first thickness disposed between said gate portion and said body region, and a second thickness located between said gate portion and said substrate material in said termination area, said first thickness less than said second thickness.
17. The device as recited in claim 15 wherein said innermost termination trench adjacent the active area having a width and a depth substantially identical to an active gate trench disposed in the active area.
18. The device as recited in claim 15 wherein said gate portion superimposition on and insulated from a shielding gate region formed of said conductive material at a lower portion of said innermost termination trench adjacent the active area.
19. The device as recited in claim 18 wherein said source region and said shielding to region are electrically connected.
20. The device as recited in claim 19 wherein said electrically conductive material disposed in said outermost termination trench spaced apart from said innermost termination trench being electrically connected to a body dopant region in the termination area further away from innermost termination trench.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0008]
[0009]
[0010]
[0011]
[0012]
DETAILED DESCRIPTION OF THE INVENTION
[0013] Referring to both
[0014] Termination area 16 includes at least an innermost termination trench 19 adjacent the active area 14 and an outermost termination trench 31 spaced apart from the innermost termination trench 19. Trench 19 is disposed between active area 14, or last transistor active trench 18, and trench 31. Preferably trench 19 has the same width and depth as trench 18. Trench 31 is filled with electrically conductive material 32 and electrically insulative material 35. Electrically conductive material 32 may be any suitable electrically conductive material. In the present example, electrically conductive material is doped polysilicon. Electrically insulative material 35 may be any suitable electrically insulative material. In the present example, electrically insulative material 35 is silicon oxide. Electrically conductive material 32 is surrounded by electrically insulative material 35, with electrically conductive material 32, disposed within trench 31 which is electrically connected through metal connection 40 to a body dopant region 27 next to the outermost termination trench and further away from the innermost termination trench and the active area. The source and body dopant regions 23 and 27 next to the outmost termination trench and further away from the active area may extend to the scribe line that defines the edge of semiconductor substrate.
[0015] Similar to the active trench 18, the electrically conductive material 21 disposed in trench 19 functions as a shielding gate of transistor 19. A gate region 25 formed from an electrically conductive material is disposed in superimposition with and spaced-apart from the shielding gate 21 by electrically insulative material 26. A drain contact 34 is in electrical communication with drain region 22. A gate contact in electrical communication with gate regions 24 and 25 may be pickup at a separate location 15 in termination are 16 as shown in
[0016] Unlike gate region 24 which is substantially symmetrically disposed within the active gate trench 18 with a gate dielectric layer of same thickness insulating on both sides of the gate region 24 from the body regions 27, gate region 25 is asymmetrically disposed within the trench 19 with a first dielectric layer thickness same as the active gate dielectric layer insulating gate region 25 from the body region 27 adjacent the gate region 25 and a second dielectric layer thickness much thicker than the active gate dielectric layer insulating the gate region 25 from the body dopant region 27 adjacent the gate region 25. Gate region 25 may have a cross sectional area that is asymmetric and/or smaller than the cross-sectional area of active gate region 24. The benefit of the asymmetric gate region 25 in the innermost termination trench 19 is that the last active transistor mesa between the active gate trench 18 and the innermost termination trench 19 behaves the same as other active transistor mesa regions due to the presence of the gate region 25 in the innermost termination trench 19; the thicker insulation layer insulating the gate region 25 in the termination trench 19 can be adjust to optimize the distribution of electric fields 42 such that maximum Breakdown voltage is achieved. This may be compared with semiconductor device 110, shown in
[0017] Referring to both
[0018]
[0019] Referring to
[0020] Following formation of openings 51, 52 and 53, a selective etch process is employed, typically an anisotropic dry etching including RIE to form trenches 55, 56 and 57 that extend from openings 51, 52 and 53, respectively, terminating on surfaces 58, 59 an 60, respectively with a trench depth of 0.5 micron to 4 microns, typically 1 micron, shown in
[0021] Following formation of nitride spacer a 64, 65 and 66, a selective etch process, typically anisotropic dry etching, is employed to form trenches 67, 68 and 69. Trenches 67, 68 and 69 extend from nitride spacers 64, 65 and 66, respectively, terminating on a surface, 70, 71 and 72, respectively, with a trench depth of 0.5 micron to 8 microns, typically 3 microns, shown in
[0022] A layer 80 of heavily doped polysilicon, for example in-situ Phosphorus doped poly 1, is deposited, for example by CVD, to cover oxide layer 50 and fill in the trenches 77, 78 and 79 of a thickness of 4000 A to 15000 A, typically 8000 A, shown in
[0023] A silicon oxide layer 90 is formed upon substrate 12 that includes oxide layer 50 and oxide regions 74, 75 and 76 and fills trenches 87, 88 and 89 of a thickness of 4000 A to 20000 A, typically 18000 A, by LPCVD or PECVD as shown in
[0024] Referring to
[0025] Referring to both
[0026] Referring to both
[0027] After formation of stepped structure 122 an electrically insulative layer 210, for example a low temperature oxide (LTO) and/or a boron phosphorous silicon glass (BPSG), is deposited atop the substrate 12, shown in
[0028] It should be understood that the foregoing description is merely an example of the invention and that modifications and may be made thereto without departing from the spirit and scope of the invention and should not be construed as limiting the scope of the invention. The scope of the invention, therefore, should be determined with respect to the appended claims, including the full scope of equivalents thereof.