Operational amplifier
09584079 ยท 2017-02-28
Assignee
Inventors
Cpc classification
H03F2200/249
ELECTRICITY
H03F2200/168
ELECTRICITY
H03F2200/271
ELECTRICITY
H03F2203/45366
ELECTRICITY
H03F2203/45512
ELECTRICITY
H03F3/45179
ELECTRICITY
H03F2200/405
ELECTRICITY
H03F3/005
ELECTRICITY
H03F2203/45544
ELECTRICITY
International classification
Abstract
There is provided an operational amplifier which is operable as well when an operating voltage decreases without creating a range where a circuit would not operate or reducing circuit gain. High-pass filters 102-105 provide output signals therefrom to bias-set input nodes of differential amplifiers Gm1-Gm4 to a potential within a common-mode range in which the respective differential amplifiers Gm1-Gm4 are operable. In this manner, the respective differential amplifiers Gm1-Gm4 can be operated effectively regardless of the possible decrease in a supply voltage, enabling normal amplifying operation. In addition, reduction in gain due to the reduced operational voltage is avoided. Therefore, it is preferably applicable to the application where digital and analog circuits are loaded together on the same IC chip. When a high-pass filter is required at each input side of two- or more-stage differential amplifiers, a phase compensation method utilizing multiple paths is provided for a lower range of a phase margin created at the low frequency side, enabling normal amplitude operation.
Claims
1. An operational amplifier comprising: a first chopper for modulating an input signal pair; a first signal processing path on a stage subsequent to the first chopper, having at least one circuit unit set or multiple circuit unit sets connected in series, the circuit unit set being constituted by one high-pass filter and one differential amplifier to amplify output signals from the high-pass filter, wherein output nodes of the high-pass filter of each set are biased to a potential within a common-mode range that enables operation of the differential amplifier of that circuit unit set; a second chopper for signal demodulation provided on the output side of the first signal processing path; a second signal processing path including one differential amplifier connected to the output nodes of the first chopper; a summing means for summing an output signal from the first signal processing path and an output signal from the second signal processing path; and an amplifier that amplifies the signal generated by the summing means and supplied via the second chopper and outputs the amplified signal as an output signal of the operational amplifier.
2. The operational amplifier according to claim 1, comprising: a first phase-compensating signal path to provide feedback from a first node to a second node in a signal path from the output nodes of the differential amplifier of the first circuit unit set, that receive signals output from the first chopper as input signals, in the first signal processing path to the second chopper, wherein the first phase-compensating signal path includes: a first phase-compensating capacitive element; a third chopper for signal demodulation connected between the first node at a feedback source and one node of the first phase-compensating capacitive element; and a fourth chopper for signal modulation connected between the other node of the first phase-compensating capacitive element and the second node at a feedback destination.
3. The operational amplifier according to claim 2, comprising: a second phase-compensating signal path to provide feedback from a node at a feedback source after the second chopper to a node at a feedback destination in the first signal processing path, wherein the second phase-compensating signal path includes: a second phase-compensating capacitive element with one node being connected to the node at the feedback source; and a fifth chopper for signal modulation connected between the other node of the second phase-compensating capacitive element and the node at the feedback destination.
4. The operational amplifier according to claim 1, wherein the first signal processing path is constituted by multiple circuit unit sets, and wherein at a frequency corresponding to the second highest cutoff frequency among cutoff frequencies of the respective high-pass filters each included in the multiple circuit unit sets, gain of the second signal processing path is set equal to or higher than gain of the first signal processing path.
5. The operational amplifier according to claim 1, wherein the differential amplifier constituting the second signal processing path is provided with a high-pass filter on the input side.
6. The operational amplifier according to claim 1, comprising: third and fourth signal processing paths each equivalent to a circuit unit comprising the first signal processing path, the second signal processing path including one differential amplifier connected to the output nodes of the first chopper, and the summing means for summing the output signal from the first signal processing path and the output signal from the second signal processing path; a class-AB amplifier for inverted output and a class-AB amplifier for non-inverted output, each being constituted by a push-pull configuration with a first conduction type transistor and a second conduction type transistor; and a switch means to provide non-inverted signals output from the third and fourth signal processing paths to the first and second conduction type transistors of the class-AB amplifier for inverted output, respectively, and to provide inverted signals output from the third and fourth signal processing paths to the first and second conduction type transistors of the class-AB amplifier for non-inverted output, respectively.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
DESCRIPTION OF EMBODIMENTS
(8) Hereinafter, each embodiment of the present invention will be described with reference to the drawings.
First Embodiment
(9)
(10) The high-pass filter 102 includes a capacitive element C.sub.1a and a resistance R.sub.1a as well as a capacitive element C.sub.1b and a resistance Rib to bias input nodes of the differential amplifier Gm1 with a reference voltage V.sub.ref1 via the resistances R.sub.1a and R.sub.1b. Also, the high-pass filter 103 includes a capacitive element C.sub.2a and a resistance R.sub.2a as well as a capacitive element C.sub.2b and a resistance R.sub.2b to bias input nodes of the differential amplifier Gm2 with a reference voltage V.sub.ref2 via the resistances R.sub.2a and R.sub.2b. Moreover, the high-pass filter 104 includes a capacitive element C.sub.3a and a resistance R.sub.3a as well as a capacitive element C.sub.3b and a resistance R.sub.3b to bias input nodes of the differential amplifier Gm3 with a reference voltage V.sub.ref3 via the resistances R.sub.3a and R.sub.3b. Similarly, the high-pass filter 105 includes a capacitive element C.sub.4a and a resistance R.sub.4a as well as a capacitive element Cob and a resistance R.sub.4b to bias input nodes of the differential amplifier Gm4 with a reference voltage V.sub.ref4 via the resistances R.sub.4a and R.sub.4b.
(11) Here, the above-mentioned reference voltages V.sub.ref1, V.sub.ref2, V.sub.ref3, and V.sub.ref4 are set at a level above the lower limit of the input range in which the differential amplifiers Gm1, Gm2, Gm3, and Gm4 are operable, respectively. In other words, the outputs of the high-pass filters 102-105 bias the input nodes of the differential amplifiers Gm1, Gm2, Gm3, and Gm4 to a potential within a common-mode range that enables the operation of the differential amplifiers.
(12) In addition, the inverting output terminal of the differential amplifier Gm3 and the inverting output terminal of the differential amplifier Gm4 are connected to a fifth differential amplifier Gm5 via a first summing element 108-1 and a second chopper 101-2, while the non-inverting output terminal of the differential amplifier Gm3 and the non-inverting output terminal of the differential amplifier Gm4 are connected to the fifth differential amplifier Gm5 via a second summing element 108-2 and the second chopper 101-2. Moreover, the phase-compensating capacitive elements C.sub.c1a and C.sub.c1b establish feedback loop from the inverting output terminal to the non-inverting input terminal and from the non-inverting output terminal to the inverting input terminal of the differential amplifier Gm5, respectively.
(13) In addition, the output nodes (inverting and non-inverting output terminals) of the differential amplifier Gm2 are connected to phase-compensating capacitive elements C.sub.c3a, C.sub.c3b via a third chopper 101-3, and further fed back to the output nodes (inverting and non-inverting output terminals) of the differential amplifier Gm1 via a fourth chopper 101-4. In other words, the phase-compensating capacitive elements C.sub.c3a, C.sub.c3b make feedback loops for phase compensation through the third chopper 101-3 and the fourth chopper 101-4 between the two sets of nodes placed in a signal path from the output nodes of the differential amplifier Gm1, to which output signals of the first chopper 101-1 are supplied, to the second chopper 101-2.
(14) Moreover, the inverting output terminal and the non-inverting output terminal of the differential amplifier Gm5 are connected to the non-inverting output terminal and the inverting output terminal of the operational amplifier 100, respectively, and also are fed back to a pair of connecting points between the fourth chopper 101-4 and the phase-compensating capacitive elements C.sub.c3a, C.sub.c3b via the phase-compensating capacitive elements C.sub.c2a, C.sub.c2b. In other words, the feedback is established from the nodes on the stage subsequent to the second chopper 101-2, through the phase-compensating capacitive elements C.sub.c2a, C.sub.c2b and the fourth chopper 101-4, to the output nodes of the differential amplifier Gm1.
(15) Four choppers 101-1 to 101-4 have the same configuration, i.e., as well-known and shown as 101 in
(16) Since these four MOS transistors Ma-Md are the same channel-type transistors, when the control pulses exhibit a symmetric square wave, first and second switch states are brought alternately at every half-cycle where, in the first switch state, the MOS transistors Ma, Mb turn on concurrently and the MOS transistors Mc, Md turn off concurrently, while in the second switch state, the MOS transistors Ma, Mb turn off concurrently and the MOS transistors Mc, Md turn on concurrently. Thereby, input signal pairs to be supplied to the chopper 101-1 are output with a frequency modulation. Also, from the chopper 101-2 to which the frequency-modulated signals are supplied, demodulated signals are extracted. Note that the four choppers 101-1 to 101-4 operate synchronously with each other.
(17) In other words, the chopper 101-1 provided on the input side of the signal input nodes of the first signal processing path 106 is a chopper for signal modulation, and the chopper 101-2 provided after the last differential amplifier of the first signal processing path, Gm3, is a chopper for signal demodulation. Note that an input signal pair and for the first chopper 101-1 may be two AC signals with alternative polarities, or may be two DC signals with alternative polarities.
(18) In addition, for the differential amplifier 100 of this embodiment, in the phase-compensating signal path subsidiary to the first signal processing path from the output nodes of the differential amplifier Gm1, to which the frequency-modulated signals by the first chopper 101-1 are supplied through the high-pass filter 102, to the second chopper 101-2, the third chopper 101-3 for signal demodulation is provided between the nodes at the feedback source of the phase-compensating signal path to one node on one side of the phase-compensating capacitive elements C.sub.c3a, C.sub.c3b, while the fourth chopper 101-4 for signal modulation is provided between the other node of the phase-compensating capacitive elements C.sub.c3a, C.sub.c3b and the nodes at the feedback destination.
(19) In addition, a fifth chopper is provided with the phase-compensating capacitive elements C.sub.c2a, C.sub.c2b on the phase-compensating signal path that provides feedback from the nodes on the stage after the second chopper 101-2 to the nodes in the signal path from the first chopper 101-1 to the second chopper 101-2 (in this case, the output nodes of the differential amplifier Gm1). In the embodiment of
(20) Here, signal outputs from the first signal processing path 106 are phase-compensated suitably by summing with signals output from the second signal processing path 107 at the summing elements 108-1, 108-2. In other words, the lack of stability, resulting from the phase lead by 90 degrees or more introduced by the first signal processing path 106 including three differential amplifiers Gm1-Gm3, can be compensated with the output signals from the second signal processing path 107 including one differential amplifier Gm4.
(21) This will be described with reference to
(22) In
(23) In contrast, in
(24) In addition, the operational amplifier 100 of this embodiment has an advantage in that, while the phase-compensating capacitive elements C.sub.c2a, C.sub.c2b, C.sub.c3a, C.sub.c3b perform phase compensation by providing the choppers 101-3 and 101-4, signals modulated by the chopper 101-1 are processed without bandwidth limitation caused by the local phase-compensating signal path having the phase-compensating capacitive elements C.sub.c2a, C.sub.c2b, C.sub.c3a, C.sub.c3b, until they pass through the chopper 101-2. Although the similar effect can be achieved by implementing the choppers right before the respective high-pass filters 102-105 and right after the respective differential amplifiers Gm1-Gm4, it requires seven choppers. In contrast, this embodiment requires as few as four choppers with the configuration of
(25) In
(26) When the symbol f.sub.c7 denotes a cutoff frequency having the lowest frequency among those in the frequency characteristics of the whole operational amplifier, the appropriate design of the chopping frequency (>f.sub.c1) of the choppers 101-1 to 101-4 and the phase-compensating capacitances to realize f.sub.c7<<f.sub.c1 allows substantial suppression of a baseband noise.
(27) In this manner, according to the operational amplifier 100 of this embodiment, since the output signals from the high-pass filters 102-105 are biased to a potential within the common-mode range in which the respective differential amplifiers Gm1-Gm4 are operable, and the signals are input to the input nodes of the differential amplifiers Gm1-Gm4, the respective differential amplifiers Gm1-Gm4 can be operated effectively regardless of the possible decrease in the supply voltage, enabling the normal amplifying operation. In addition, since the high-pass filters and the amplifiers can be connected in multistage, reduction in the gain due to the reduced operational voltage can be avoided with the multistage connection of the amplifiers. Therefore, it is preferably applicable to the application where digital and analog circuits are implemented together on the same IC chip.
(28) In addition, according to the operational amplifier 100 of this embodiment, when a high-pass filter is required at input nodes of the two- or more-stage differential amplifiers, a phase compensation method utilizing multiple paths is provided to prevent the phase margin decrease in the low-frequency domain and enable normal amplification operation.
(29) At this time, the baseband noise can be reduced efficiently not only at the first stage, but also at all the differential amplifiers existing between the modulating chopper 101-1 and the demodulating chopper 101-2. At the same time, the number of the choppers can be reduced. Reducing the number of the choppers reduces the clock field through created at the choppers.
First Variation of First Embodiment
(30)
(31) In other words, in the operational amplifier 150 shown in
(32) In this operational amplifier 150, the choppers 101-5, 101-6, 101-7 are provided independently for the respective phase-compensating capacitive elements, so that it offers an advantage in that the ON-resistance of these choppers can be utilized as resistive components that prevent the instability caused by feed-forward loops.
Second Variation of First Embodiment
(33) In the embodiment and its variation shown in
Second Embodiment
(34)
(35) The class-AB amplifier for non-inverted output 501 is configured to have a push-pull function constituted by a first conduction type N-channel MOS transistor M51 and a second conduction type P-channel MOS transistor M61, while the class-AB amplifier for inverted output 502 is configured to have a push-pull function constituted by an N-channel MOS transistor M52 and a P-channel MOS transistor M62. The gate of the N-channel MOS transistor M51 constituting the class-AB amplifier for non-inverted output 501 is connected to an output node of a fourth signal processing path 151b via the chopper 503-1, while the gate of the P-channel MOS transistor M61 is connected to an output node of a third signal processing path 151a via the chopper 503-2. On the other hand, the gate of the N-channel MOS transistor M52 constituting the class-AB amplifier for inverted output 502 is connected to an output node of the fourth signal processing path 151b via the chopper 503-1, while the gate of the P-channel MOS transistor M62 is connected to an output node of the third signal processing path 151a via the chopper 503-2.
(36) In addition, the output nodes of the third signal processing path 151a are connected to phase-compensating capacitive elements C.sub.c12a, C.sub.c12b via the chopper 503-3 and phase-compensating capacitive elements C.sub.c11a, C.sub.c11b, while the output nodes of the fourth signal processing path 151b are connected to phase-compensating capacitive elements C.sub.c12a, C.sub.c12b via the chopper 503-5 and phase-compensating capacitive elements C.sub.c21a, C.sub.c21b, and moreover, the phase-compensating capacitive elements C.sub.c12a, C.sub.c12b are connected to feedback terminals V.sub.o1, V.sub.o1+ of the third signal processing path 151a via the chopper 503-4. Similarly, the output nodes of the fourth signal processing path 151b are connected to phase-compensating capacitive elements C.sub.c22a, C.sub.c22b via the chopper 503-5 and phase-compensating capacitive elements C.sub.c21a, C.sub.c21b, while the output nodes of the third signal processing path 151a are connected to the phase-compensating capacitive elements C.sub.c22a, C.sub.c22b via the chopper 503-3 and the phase-compensating capacitive elements C.sub.c11a, C.sub.c11b, and moreover, the phase-compensating capacitive elements C.sub.c22a, C.sub.c22b are connected to feedback terminals V.sub.o1+, V.sub.o1 of the fourth signal processing path 151b via the chopper 503-6.
(37) An output terminal for non-inverted output signals V.sub.o+ connected with the connecting point of the MOS transistors M51 and M61 is connected to the phase-compensating capacitive elements C.sub.c11a, C.sub.c12a, C.sub.c21b, C.sub.c22b, while an output terminal for inverted output signals V.sub.o connected with the connecting point of the MOS transistors M52 and M62 is connected to the phase-compensating capacitive elements C.sub.c11b, C.sub.c12b, C.sub.c21a, C.sub.c22a. Note that the choppers 503-1 to 503-6 constitute switching means according to the seventh aspect of the invention.
(38) In the operational amplifier 500 of this embodiment configured as described above, when the choppers 101-1, 503-1 to 503-6 are in a first switch state where they each outputs the input signals for the first and second input terminals to the first and second output terminals, the non-inverted signals output from the third signal processing path 151a are applied to the gate of the P-channel MOS transistor M62 of the class-AB amplifier for inverted output 502 via the chopper 503-2, and the inverted signals output therefrom are applied to the gate of the P-channel MOS transistor M61 of the class-AB amplifier for non-inverted output 501 via the chopper 503-2. On the other hand, the non-inverted signals output from the fourth signal processing path 151b are applied to the gate of the N-channel MOS transistor M52 of the class-AB amplifier for inverted output 502 via the chopper 503-1, and the inverted signals output therefrom are applied to the gate of the N-channel MOS transistor M51 of the class-AB amplifier for non-inverted output 501 via the chopper 503-1.
(39) Thereby, the non-inverted signals output from the third signal processing path 151a and the fourth signal processing path 151b are amplified and inverted by the class-AB amplifier for inverted output 502 to be output as inverted signals V.sub.o. At the same time, the inverted signals output from the third signal processing path 151a and the fourth signal processing path 151b are amplified and inverted by the class-AB amplifier for non-inverted output 501 to be output as non-inverted signals V.sub.o+.
(40) Here, the non-inverted output signals V.sub.o+ are fed back to the third signal processing path 151a via the phase-compensating capacitive elements C.sub.c11a, C.sub.c12a and the choppers 503-3, 503-4, and fed back to the fourth signal processing path 151b via the phase-compensating capacitive elements C.sub.c21b, C.sub.c22b. On the other hand, the inverted output signals V.sub.o are fed back to the third signal processing path 151a via the phase-compensating capacitive elements C.sub.c11b, C.sub.c12b and the choppers 503-3, 503-4, and fed back to the fourth signal processing path 151b via the phase-compensating capacitive elements C.sub.c21a, C.sub.c22a.
(41) In this manner, for the non-inverted output signals and the inverted output signals obtained from the third and fourth signal processing paths 151a, 151b through the amplification process, the inverted output signals are further amplified by the class-AB amplifier 501 to be output as the non-inverted output signals V.sub.o+ of the whole amplifier, while the non-inverted output signals are further amplified by the class-AB amplifier 502 to be output as the inverted output signals V.sub.o of the whole amplifier. Thereby, this operational amplifier 500 allows the output amplitude of the non-inverted output signals V.sub.o+ and the inverted output signals V.sub.o to extend closely to the range between the high voltage source V.sub.DD and the low voltage source V.sub.SS.
(42) Here, when the choppers 101-1, 503-1 to 503-6 are switched to a second switch state where they each outputs the input signals for the first and second input terminals to the second and first output terminals, the input signals to the class-AB amplifier for non-inverted output 501 and the class-AB amplifier for inverted output 502 for the input signal pair are switched to the opposite of the above-described first switch state, and then the operation similar to that described above is carried out.
Third Embodiment
(43)
(44) In other words, in
(45) According to the operational amplifier 600 of this embodiment, with its three-stage differential amplifiers and phase-compensating signal paths, the operation equivalent to that performed by the operational amplifier 100 of the first embodiment including four-stage differential amplifiers and phase-compensating signal paths can be carried out.
(46) Here, it is also possible to configure an operational amplifier corresponding to the operational amplifier 500 of the second embodiment by assuming a signal path equivalent to a circuit unit 601 enclosed by the dashed line in
(47) Note that the present invention is not limited to the embodiments and their variations described above. For example, although the first signal processing path 106 shown in