Solder fatigue arrest for wafer level package
09583425 ยท 2017-02-28
Assignee
Inventors
- Yong Li Xu (Plano, TX, US)
- Tiao Zhou (Carrollton, TX, US)
- Xiansong Chen (Allen, TX, US)
- Kaysar M. Rahim (Irving, TX, US)
- Viren Khandekar (Flower Mound, TX, US)
- Yi-Sheng Anthony Sun (San Jose, CA, US)
- Arkadii V. Samoilov (Saratoga, CA, US)
Cpc classification
H01L21/76885
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/1403
ELECTRICITY
H01L2224/0569
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/3303
ELECTRICITY
H01L2224/05563
ELECTRICITY
H01L2224/0603
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/04026
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/05578
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/83192
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/05563
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2224/32227
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2224/05569
ELECTRICITY
H01L2224/81192
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
H01L21/768
ELECTRICITY
Abstract
A wafer level package includes a wafer, a lead disposed of the wafer for connecting the wafer to an electrical circuit, and a core disposed of the lead. In some embodiments, the lead disposed of the wafer is a copper pillar, and the core is plated onto the copper pillar. In some embodiments, the core is polymer screen-plated onto the lead. In some embodiments, the core extends between at least approximately thirty-five micrometers (35 m) and fifty micrometers (50 m) from the lead. In some embodiments, the core covers between at least approximately one-third () and one-half () of the surface area of the lead. In some embodiments, the core comprises a stud-shape extending from the lead. In some embodiments, the core extends perpendicularly across the lead. In some embodiments, the core extends longitudinally along the lead. Further, a portion of the core can extend perpendicularly from a longitudinal core.
Claims
1. A wafer level package comprising: a wafer; a longitudinal lead disposed on the wafer for connecting the wafer to an electrical circuit, the lead configured to transmit heat between the wafer level package and the electrical circuit; a longitudinal non-fatigue polymer core extending along a length of the lead; a plurality of polymer cores periodically extending perpendicularly from the longitudinal non-fatigue polymer core along the length of the lead, at least one of the plurality of polymer cores extending from the longitudinal non-fatigue polymer core at an intermediate location along the length of the longitudinal non-fatigue polymer core; and solder deposited on the longitudinal non-fatigue polymer core and the plurality of polymer cores.
2. The wafer level package as recited in claim 1, wherein the lead disposed on the wafer comprises a copper pillar bar, and the core is plated onto the copper pillar bar.
3. The wafer level package as recited in claim 1, wherein the longitudinal non-fatigue polymer core and the plurality of polymer cores extend between at least approximately thirty-five micrometers (35 m) and fifty micrometers (50 m) from the lead.
4. The wafer level package as recited in claim 1, wherein the longitudinal non-fatigue polymer core and the plurality of polymer cores cover between at least approximately one-third () and one-half () of the surface area of the lead.
5. The wafer level package as recited in claim 1, wherein the core comprises a stud-shape extending from the lead.
6. The wafer level package as recited in claim 1, wherein the core extends perpendicularly across the lead.
7. A wafer level package comprising: a wafer; a longitudinal lead disposed of the wafer for connecting the wafer to an electrical circuit; a longitudinal non-fatigue polymer core extending along a length of the lead; a plurality of polymer cores periodically extending from the longitudinal non-fatigue polymer core along the length of the lead, at least one of the plurality of polymer cores extending from the longitudinal non-fatigue polymer core at an intermediate location along the length of the longitudinal non-fatigue polymer core, wherein the longitudinal non-fatigue polymer core and the plurality of polymer cores cover between at least approximately one-third () and one-half () of the surface area of the lead, and extend between at least approximately thirty-five micrometers (35 m) and fifty micrometers (50 m) from the lead; and solder deposited on the longitudinal non-fatigue polymer core and the plurality of polymer cores.
8. The wafer level package as recited in claim 1, wherein each one of the plurality of polymer cores periodically extending perpendicularly from the longitudinal non-fatigue polymer core along the length of the lead comprises a generally rectangular screen-plated core formed on the lead.
Description
DRAWINGS
(1) The Detailed Description is described with reference to the accompanying figures. The use of the same reference numbers in different instances in the description and the figures may indicate similar or identical items.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
DETAILED DESCRIPTION
Overview
(13) Flat no-leads Integrated Circuit (IC) packages, such as DFN (Dual Flat No-leads) packages and QFN (Quad Flat No-leads) packages, are used to physically and electrically connect ICs to printed circuit boards. The term flat no-leads is used to describe surface-mount technology allowing an IC to be connected to the surface of a Printed Circuit Board (PCB) without through-holes, and so on. Leadless connections/terminals (lead lands) and an exposed thermal pad are typically provided on the bottom of a flat no-leads IC package for connecting the package to a PCB. The lead lands are generally positioned at the perimeter of the package bottom, while the exposed thermal pad is located in the center of the package bottom, between the lead lands. Individual flat no-leads packages may be formed together, molded, and plated in a block format on a panel, and then singulated into separate devices after fabrication (e.g., by sawing or punching the packages out of the panel).
(14) Oftentimes, wafer level packages fail board-level reliability testing as a result of solder fatigue. For example, during temperature cycling tests (TCT), components may become open at less than five hundred (500) cycles when solder joints completely crack. A temperature cycle test can be performed by cycling the temperature of the wafer level package between approximately minus forty degrees Celsius (40 C.) and one hundred and twenty five degrees Celsius (125 C.). A cause of solder fatigue is thermal stress resulting from differences in the coefficients of thermal expansion (CTE) between a wafer level package and a printed circuit board (PCB). As shown in
(15) The present disclosure is directed to techniques and systems for reducing or preventing solder fatigue failure for flat lead-less wafer level packages (e.g., Dual Flat No-leads (DFN) packages, Quad Flat No-leads (QFN) packages, and so forth). For example, solder joint cracks are reduced or prevented for wafer level QFN (WL-QFN) packages during temperature cycle testing. These techniques can be used to increase the reliability and robustness of, for instance, chip scale packages (CSP) for power products. As described, a non-fatigue core (e.g., formed of copper and/or one or more other metals) is introduced proximate to a solder joint (e.g., inside a solder joint) and acts as a crack arrest to reduce or prevent crack propagation through the solder joint. In embodiments of the disclosure, when a solder crack propagates to the wall of a non-fatigue core, the crack is arrested there. In this manner, solder fatigue is prevented from opening the connection.
Example Implementations
(16) Referring now to
(17) In embodiments of the disclosure, after a wafer level package 100 is connected to a printed circuit board 108, solder 104 is reflowed onto the leads 106 and surrounds the walls of the non-fatigue cores 102. In this manner, a non-fatigue core 102 becomes the core of a solder joint 104 after board mounting. A non-fatigue core 102 acts as a crack arrest to reduce or prevent crack propagation 110 through the solder joint 104. In some embodiments, the height of a non-fatigue core 102 with respect to a lead 106 of a wafer level package 100 ranges from between approximately thirty-five micrometers (35 m) to approximately fifty micrometers (50 m). However, this range is provided by way of example only and is not meant to limit the present disclosure. In other embodiments, a non-fatigue core 102 can be less than approximately thirty-five micrometers (35 m) in height with respect to a lead 106 or greater than approximately fifty micrometers (50 m) in height with respect to a lead 106. Further, in some embodiments, the area of a lead 106 covered by non-fatigue core 102 ranges from between approximately one-third () to one-half () of the exposed surface area of the lead 106. However, this range is provided by way of example only and is not meant to limit the present disclosure. In other embodiments, a non-fatigue core 102 can cover less than approximately one-third () of the exposed surface area of a lead 106 or greater than approximately one-half () of the exposed surface area of the lead 106.
Example Process
(18) Referring now to
(19) In the process 1000 illustrated, a lead is formed on a wafer. The lead is configured to connect the wafer to an electrical circuit (Block 1010). For example, with reference to
(20) Then, a core is formed on the lead (Block 1020). For example, with continuing reference to
CONCLUSION
(21) Although the subject matter has been described in language specific to structural features and/or process operations, it is to be understood that the subject matter defined in the appended claims is not necessarily limited to the specific features or acts described above. Rather, the specific features and acts described above are disclosed as example forms of implementing the claims.