POWER SUPPLY MODULATION DEVICE, POWER SUPPLY MODULATION METHOD, AND POWER SUPPLY MODULATION-TYPE AMPLIFIER
20230121001 · 2023-04-20
Assignee
Inventors
- Satoru HONDA (Tokyo, JP)
- Yuji KOMATSUZAKI (Tokyo, JP)
- Shuichi SAKATA (Tokyo, JP)
- Shintaro SHINJO (Tokyo, JP)
Cpc classification
H03F1/0288
ELECTRICITY
H03F2200/102
ELECTRICITY
International classification
Abstract
A power supply modulation device includes a unit detecting, from a first digital signal, a first amplitude being the amplitude of a first analog signal provided to a first amplifier and detecting, from a second digital signal, a second amplitude being the amplitude of a second analog signal provided to a second amplifier; a unit that calculates a time differential value of a ratio of the first amplitude to a sum of the first amplitude and the second amplitude, and determines, on the basis of the time differential value, whether or not output impedance of a combining circuit that combines together the first analog signal amplified and the second analog signal changes along with a change in power of the combined signal; and a unit that controls a power supply voltage supplied to each of the first amplifier and the second amplifier, on the basis of the determination.
Claims
1. A power supply modulation device comprising processing circuitry to detect a first amplitude from a first digital signal and detect a second amplitude from a second digital signal, the first amplitude being an amplitude of a first analog signal provided to a first amplifier, and the second amplitude being an amplitude of a second analog signal provided to a second amplifier, to calculate a time differential value of a ratio of the first amplitude to a sum of the first amplitude and the second amplitude, and perform determination of, on a basis of the time differential value of the ratio, whether or not output impedance of a combining circuit to obtain a combined signal by combining together the first analog signal amplified by the first amplifier and the second analog signal amplified by the second amplifier changes along with a change in power of the combined signal obtained by the combining circuit, and to control a power supply voltage supplied to each of the first amplifier and the second amplifier, on a basis of a result of the determination.
2. The power supply modulation device according to claim 1, wherein when the processing circuitry determines that the output impedance changes, the processing circuitry fixes the power supply voltage supplied to each of the first amplifier and the second amplifier, and when the processing circuitry determines that the output impedance does not change, the processing circuitry controls the power supply voltage supplied to each of the first amplifier and the second amplifier, in accordance with a greater one of the first amplitude and the second amplitude.
3. The power supply modulation device according to claim 1, wherein the processing circuitry detects a first phase from the first digital signal and detects a second phase from the second digital signal, in addition to detecting each of the first amplitude and the second amplitude, the first phase being a phase of the first analog signal provided to the first amplifier, and the second phase being a phase of the second analog signal provided to the second amplifier, and the processing circuitry calculates a time differential value of a phase difference between the first phase and the second phase, instead of calculating the time differential value of the ratio, and determines, on a basis of the time differential value of the phase difference, whether or not the output impedance of the combining circuit changes along with a change in power of the combined signal obtained by the combining circuit.
4. The power supply modulation device according to claim 1, wherein the processing circuitry detects a first phase from the first digital signal and detects a second phase from the second digital signal, in addition to detecting each of the first amplitude and the second amplitude, the first phase being a phase of the first analog signal provided to the first amplifier, and the second phase being a phase of the second analog signal provided to the second amplifier, and the processing circuitry calculates a time differential value of a phase difference between the first phase and the second phase, in addition to calculating the time differential value of the ratio, the processing circuitry determines, on a basis of the time differential value of the ratio, whether or not the output impedance of the combining circuit changes along with a change in power of the combined signal obtained by the combining circuit, when a frequency of each of the first analog signal and the second analog signal is a frequency at which the first amplifier and the second amplifier perform a Doherty operation, and the processing circuitry determines, on a basis of the time differential value of the phase difference, whether or not the output impedance of the combining circuit changes along with a change in power of the combined signal obtained by the combining circuit, when the frequency of each of the first analog signal and the second analog signal is a frequency at which the first amplifier and the second amplifier perform an out-phasing operation.
5. The power supply modulation device according to claim 2, wherein when the processing circuitry determines that the output impedance changes, the processing circuitry fixes the power supply voltage supplied to each of the first amplifier and the second amplifier to a voltage greater than the power supply voltage supplied to each of the first amplifier and the second amplifier, in accordance with the greater one of the first amplitude and the second amplitude.
6. A power supply modulation method comprising: detecting a first amplitude from a first digital signal and detecting a second amplitude from a second digital signal, the first amplitude being an amplitude of a first analog signal provided to a first amplifier, the second amplitude being an amplitude of a second analog signal provided to a second amplifier; calculating a time differential value of a ratio of the first amplitude to a sum of the first amplitude and the second amplitude, and performing determination of, on a basis of the time differential value of the ratio, whether or not output impedance of a combining circuit to obtain a combined value by combining together the first analog signal amplified by the first amplifier and the second analog signal amplified by the second amplifier changes along with a change in power of the combined signal obtained by the combining circuit; and controlling a power supply voltage supplied to each of the first amplifier and the second amplifier, on a basis of a result of the determination.
7. A power supply modulation-type amplifier comprising: a first amplifier to obtain an amplified signal by amplifying a signal corresponding to a first digital signal; a second amplifier to obtain an amplified signal by amplifying a signal corresponding to a second digital signal; a combining circuit to combine together the amplified signal obtained by the first amplifier and the amplified signal obtained by the second amplifier; a variable power supply to supply a power supply voltage to each of the first amplifier and the second amplifier; and the power supply modulation device according to claim 1.
8. The power supply modulation-type amplifier according to claim 7, further comprising: a first digital-to-analog converter to convert the first digital signal to a first analog signal and output, as the signal corresponding to the first digital signal, the first analog signal to the first amplifier; and a second digital-to-analog converter to convert the second digital signal to a second analog signal and output, as the signal corresponding to the second digital signal, the second analog signal to the second amplifier.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
DESCRIPTION OF EMBODIMENTS
[0028] To describe the present disclosure in more detail, embodiments for carrying out the present disclosure will be described below with reference to the accompanying drawings.
First Embodiment
[0029]
[0030]
[0031] The power supply modulation-type amplifier shown in
[0032] The power supply modulation device 1 includes a first analog signal input terminal 10, a second analog signal input terminal 11, a detecting unit 12, a load modulation determining unit 15, a power supply voltage control unit 18, and a fixed-voltage power supply 21.
[0033] The power supply modulation device 1 determines whether or not there is load modulation in the power supply modulation-type amplifier shown in
[0034] Since the power supply modulation device 1 controls a power supply voltage supplied to each of the first amplifier 4 and the second amplifier 5, on the basis of whether or not there is load modulation, not only when the signal levels of amplification target signals are high levels at which load modulation occurs, but also when the signal levels are low levels at which load modulation does not occur, decrease in efficiency can be suppressed.
[0035] In the power supply modulation-type amplifier shown in
[0036] The first DAC 2 converts a first digital signal which is an amplification target signal to a first analog signal, and outputs the first analog signal to the first amplifier 4.
[0037] The second DAC 3 converts a second digital signal which is an amplification target signal to a second analog signal, and outputs the second analog signal to the second amplifier 5.
[0038] The first amplifier 4 is implemented by, for example, a field effect transistor (FET), a heterojunction bipolar transistor (HBT), or a high electron mobility transistor (HEMT).
[0039] The first amplifier 4 amplifies the first analog signal outputted from the first DAC 2, and outputs the amplified first analog signal to the combining circuit 6.
[0040] The second amplifier 5 is implemented by, for example, a FET, an HBT, or a HEMT.
[0041] The second amplifier 5 amplifies the second analog signal outputted from the second DAC 3, and outputs the amplified second analog signal to the combining circuit 6.
[0042] For example, if the power of the first analog signal is greater than or equal to the power of the second analog signal, then the first amplifier 4 operates as a carrier amplifier and the second amplifier 5 operates as a peaking amplifier. If the power of the first analog signal is smaller than the power of the second analog signal, then the first amplifier 4 operates as a peaking amplifier and the second amplifier 5 operates as a carrier amplifier.
[0043] The combining circuit 6 combines together the first analog signal amplified by the first amplifier 4 and the second analog signal amplified by the second amplifier 5, and outputs the combined signal to the output terminal 7.
[0044] The output terminal 7 is a terminal for outputting the signal combined by the combining circuit 6 to an external source.
[0045] The variable power supply 8 supplies a power supply voltage to each of the first amplifier 4 and the second amplifier 5.
[0046] The first analog signal input terminal 10 is a terminal to which the first digital signal which is an amplification target signal is provided.
[0047] The second analog signal input terminal 11 is a terminal to which the second digital signal which is an amplification target signal is provided.
[0048] The detecting unit 12 is implemented by, for example, a detection circuit 30 shown in
[0049] The detecting unit 12 includes a first amplitude detecting unit 13 and a second amplitude detecting unit 14.
[0050] The detecting unit 12 detects a first amplitude which is the amplitude of the first analog signal provided to the first amplifier 4, from the first digital signal provided to the first analog signal input terminal 10.
[0051] The detecting unit 12 detects a second amplitude which is the amplitude of the second analog signal provided to the second amplifier 5, from the second digital signal provided to the second analog signal input terminal 11.
[0052] The first amplitude detecting unit 13 detects a first amplitude on the basis of the first digital signal provided to the first analog signal input terminal 10, and outputs a first amplitude signal indicating the first amplitude to each of a first time differential calculating unit 16 which will be described later and an amplitude comparing unit 19 which will be described later.
[0053] The second amplitude detecting unit 14 detects a second amplitude on the basis of the second digital signal provided to the second analog signal input terminal 11, and outputs a second amplitude signal indicating the second amplitude to each of the first time differential calculating unit 16 and the amplitude comparing unit 19.
[0054] The load modulation determining unit 15 is implemented by, for example, a load modulation determining circuit 31 shown in
[0055] The load modulation determining unit 15 includes the first time differential calculating unit 16 and a load modulation determination processing unit 17.
[0056] The load modulation determining unit 15 determines whether or not load modulation occurs in the power supply modulation-type amplifier shown in
[0057] Namely, the load modulation determining unit 15 calculates a time differential value of a ratio of the first amplitude detected by the detecting unit 12 to a sum of the first amplitude and the second amplitude detected by the detecting unit 12.
[0058] The load modulation determining unit 15 determines, on the basis of the time differential value of the ratio, whether or not the output impedance of the combining circuit 6 changes along with a change in power of the signal combined by the combining circuit 6.
[0059] The load modulation determining unit 15 outputs a result of the determination indicating whether or not the output impedance of the combining circuit 6 changes, to the power supply voltage control unit 18 which will be described later.
[0060] The first time differential calculating unit 16 calculates a sum of the first amplitude indicated by the first amplitude signal outputted from the first amplitude detecting unit 13 and the second amplitude indicated by the second amplitude signal outputted from the second amplitude detecting unit 14 (hereinafter, referred to as “amplitude sum”).
[0061] The first time differential calculating unit 16 calculates a ratio of the first amplitude to the amplitude sum and calculates a time differential value of the ratio.
[0062] The first time differential calculating unit 16 outputs the time differential value of the ratio to the load modulation determination processing unit 17.
[0063] If the time differential value calculated by the first time differential calculating unit 16 is 0, then the load modulation determination processing unit 17 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change.
[0064] If the time differential value calculated by the first time differential calculating unit 16 is not 0, then the load modulation determination processing unit 17 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0065] The load modulation determination processing unit 17 outputs a result of the determination indicating whether or not the output impedance of the combining circuit 6 changes, to a voltage setting unit 20 which will be described later.
[0066] The power supply voltage control unit 18 is implemented by, for example, a power supply voltage control circuit 32 shown in
[0067] The power supply voltage control unit 18 includes the amplitude comparing unit 19 and the voltage setting unit 20.
[0068] The power supply voltage control unit 18 controls a power supply voltage supplied to each of the first amplifier 4 and the second amplifier 5, on the basis of the result of the determination by the load modulation determining unit 15.
[0069] Namely, when the load modulation determining unit 15 determines that the output impedance changes, the power supply voltage control unit 18 fixes a power supply voltage supplied from the variable power supply 8.
[0070] When the load modulation determining unit 15 determines that the output impedance does not change, the power supply voltage control unit 18 controls a power supply voltage supplied from the variable power supply 8, in accordance with a greater one of the first amplitude and the second amplitude.
[0071] The amplitude comparing unit 19 compares the first amplitude indicated by the first amplitude signal outputted from the first amplitude detecting unit 13 with the second amplitude indicated by the second amplitude signal outputted from the second amplitude detecting unit 14.
[0072] If the first amplitude is greater than or equal to the second amplitude, then the amplitude comparing unit 19 outputs the first amplitude signal to the voltage setting unit 20.
[0073] If the first amplitude is smaller than the second amplitude, then the amplitude comparing unit 19 outputs the second amplitude signal to the voltage setting unit 20.
[0074] If the result of the determination outputted from the load modulation determination processing unit 17 indicates that the output impedance changes, then the voltage setting unit 20 fixes a power supply voltage supplied from the variable power supply 8 to a voltage outputted from the fixed-voltage power supply 21.
[0075] If the result of the determination outputted from the load modulation determination processing unit 17 indicates that the output impedance does not change, then the voltage setting unit 20 controls a power supply voltage supplied from the variable power supply 8, in accordance with the first amplitude indicated by the first amplitude signal or the second amplitude indicated by the second amplitude signal that is outputted from the amplitude comparing unit 19.
[0076] The fixed-voltage power supply 21 outputs a fixed voltage to the voltage setting unit 20.
[0077] In
[0078] Each of the detection circuit 30, the load modulation determining circuit 31, and the power supply voltage control circuit 32 corresponds, for example, to a single circuit, a composite circuit, a programmed processor, a parallel programmed processor, an application specific integrated circuit (ASIC), a field-programmable gate array (FPGA), or a combination thereof.
[0079] The components of the power supply modulation device 1 are not limited to being implemented by dedicated hardware, and may be implemented by software, firmware, or a combination of software and firmware.
[0080] The software or firmware is stored as a program in a memory of a computer. The computer refers to hardware that executes the program, and corresponds, for example, to a central processing unit (CPU), a central processor, a processing unit, an arithmetic unit, a microprocessor, a microcomputer, a processor, or a digital signal processor (DSP).
[0081]
[0082] When a part of the power supply modulation device 1 is implemented by software, firmware, or the like, a program for causing a computer to perform a processing procedure performed by each of the detecting unit 12, the load modulation determining unit 15, and the power supply voltage control unit 18 is stored in a memory 41. Then, a processor 42 of the computer executes the program stored in the memory 41.
[0083] In addition,
[0084]
[0085] The first time differential calculating unit 16 includes an adding unit 16a, a dividing unit 16b, and a differential calculation processing unit 16c.
[0086] The adding unit 16a adds up a first amplitude Mag.sub.1 indicated by a first amplitude signal outputted from the first amplitude detecting unit 13 and a second amplitude Mag.sub.2 indicated by a second amplitude signal outputted from the second amplitude detecting unit 14, thereby calculating an amplitude sum ΣMag.
[0087] The adding unit 16a outputs the amplitude sum ΣMag to the dividing unit 16b.
[0088] The dividing unit 16b calculates a ratio P.sub.ratio of the first amplitude Mag.sub.1 to the amplitude sum ΣMag outputted from the adding unit 16a.
[0089] The dividing unit 16b outputs the ratio P.sub.ratio to the differential calculation processing unit 16c.
[0090] The differential calculation processing unit 16c calculates a time differential value Del.sub.1 of the ratio P.sub.ratio outputted from the dividing unit 16b.
[0091] The differential calculation processing unit 16c outputs the time differential value Del.sub.1 to the load modulation determination processing unit 17.
[0092] Next, operations of the power supply modulation-type amplifier shown in
[0093]
[0094]
[0095] In addition,
[0096] The power supply modulation device 1 shown in
[0097]
[0098] The first amplitude detecting unit 13 obtains a first digital signal provided to the first analog signal input terminal 10.
[0099] The first amplitude detecting unit 13 detects a first amplitude Mag.sub.1 which is the amplitude of a first analog signal outputted from the first DAC 2 to the first amplifier 4, on the basis of the first digital signal (step ST1 of
[0100] The first amplitude detecting unit 13 outputs a first amplitude signal indicating the first amplitude Mag.sub.1 to each of the first time differential calculating unit 16 and the amplitude comparing unit 19.
[0101] The second amplitude detecting unit 14 obtains a second digital signal provided to the second analog signal input terminal 11.
[0102] The second amplitude detecting unit 14 detects a second amplitude Mag.sub.2 which is the amplitude of a second analog signal outputted from the second DAC 3 to the second amplifier 5, on the basis of the second digital signal (step ST2 of
[0103] The second amplitude detecting unit 14 outputs a second amplitude signal indicating the second amplitude Mag.sub.2 to each of the first time differential calculating unit 16 and the amplitude comparing unit 19.
[0104] The load modulation determining unit 15 determines whether or not load modulation occurs in the power supply modulation-type amplifier shown in
[0105] A determination process performed by the load modulation determining unit 15 will be specifically described below.
[0106] First, the adding unit 16a obtains the first amplitude signal from the first amplitude detecting unit 13 and obtains the second amplitude signal from the second amplitude detecting unit 14.
[0107] As shown in the following equation (1), the adding unit 16a adds up the first amplitude Mag.sub.1 indicated by the first amplitude signal and the second amplitude Mag.sub.2 indicated by the second amplitude signal, thereby calculating an amplitude sum ΣMag:
ΣMag=Mag.sub.1+Mag.sub.2 (1)
[0108] The adding unit 16a outputs the amplitude sum ΣMag to the dividing unit 16b.
[0109] The dividing unit 16b obtains the first amplitude signal from the first amplitude detecting unit 13 and obtains the amplitude sum ΣMag from the adding unit 16a.
[0110] The dividing unit 16b calculates a ratio P.sub.ratio of the first amplitude Mag.sub.1 to the amplitude sum ΣMag outputted from the adding unit 16a as shown in the following equation (2):
[0111] The dividing unit 16b outputs the ratio P.sub.ratio to the differential calculation processing unit 16c.
[0112] The differential calculation processing unit 16c obtains the ratio P.sub.ratio from the dividing unit 16b.
[0113] The differential calculation processing unit 16c calculates a time differential value Del.sub.1 of the ratio P.sub.ratio. A process itself of calculating the time differential value Del.sub.1 is a known technique and thus a detailed description thereof is omitted.
[0114] The differential calculation processing unit 16c outputs the time differential value Del.sub.1 to the load modulation determination processing unit 17.
[0115] If the time differential value Del.sub.1 calculated by the first time differential calculating unit 16 is 0, then the load modulation determination processing unit 17 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change.
[0116] If the time differential value Del.sub.1 calculated by the first time differential calculating unit 16 is not 0, then the load modulation determination processing unit 17 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0117] The load modulation determination processing unit 17 outputs a result of the determination J indicating whether or not the output impedance of the combining circuit 6 changes, to the voltage setting unit 20.
[0118] The amplitude comparing unit 19 obtains the first amplitude signal from the first amplitude detecting unit 13 and obtains the second amplitude signal from the second amplitude detecting unit 14.
[0119] The amplitude comparing unit 19 compares the first amplitude Mag.sub.1 indicated by the first amplitude signal with the second amplitude Mag.sub.2 indicated by the second amplitude signal.
[0120] If the first amplitude Mag.sub.1 is greater than or equal to the second amplitude Mag.sub.2, then the amplitude comparing unit 19 outputs the first amplitude signal to the voltage setting unit 20.
[0121] If the first amplitude Mag.sub.1 is smaller than the second amplitude Mag.sub.2, then the amplitude comparing unit 19 outputs the second amplitude signal to the voltage setting unit 20.
[0122] The voltage setting unit 20 obtains the result of the determination J from the load modulation determination processing unit 17.
[0123] The voltage setting unit 20 obtains the first amplitude signal or the second amplitude signal from the amplitude comparing unit 19.
[0124] When the result of the determination J indicates that the output impedance does not change (when NO at step ST4 of
[0125] Namely, as shown in
[0126] When the result of the determination J indicates that the output impedance does not change (when NO at step ST4 of
[0127] Namely, as shown in
[0128]
[0129] If the result of the determination J indicates that the output impedance changes (when YES at step ST4 of
[0130] Namely, as shown in
[0131] The amplitude of the voltage outputted from the fixed-voltage power supply 21 is greater than each of the first amplitude Mag.sub.1 and the second amplitude Mag.sub.2. In
[0132] The first DAC 2 converts the first digital signal provided to the first analog signal input terminal 10 to a first analog signal, and outputs the first analog signal to the first amplifier 4.
[0133] The second DAC 3 converts the second digital signal provided to the second analog signal input terminal 11 to a second analog signal, and outputs the second analog signal to the second amplifier 5.
[0134] The power supply voltage V outputted from the variable power supply 8 is applied as a bias voltage to a drain terminal of the first amplifier 4.
[0135] With the power supply voltage V being applied to the drain terminal, the first amplifier 4 amplifies the first analog signal outputted from the first DAC 2 and outputs the amplified first analog signal to the combining circuit 6.
[0136] The power supply voltage V outputted from the variable power supply 8 is applied as a bias voltage to a drain terminal of the second amplifier 5.
[0137] With the power supply voltage V being applied to the drain terminal, the second amplifier 5 amplifies the second analog signal outputted from the second DAC 3 and outputs the amplified second analog signal to the combining circuit 6.
[0138] The combining circuit 6 combines together the first analog signal amplified by the first amplifier 4 and the second analog signal amplified by the second amplifier 5, and outputs the combined signal to the output terminal 7.
[0139]
[0140] In
[0141]
[0142] At the time of low power with the output power being lower than the back-off point, as shown in
[0143] The first amplifier 4 amplifies the first analog signal at the time of both low power and high power.
[0144] The second amplifier 5 amplifies the second analog signal only at the time of high power, and does not amplifies the second analog signal at the time of low power.
[0145]
[0146] At the time of low power with the output power being lower than the back-off point, as shown in
[0147] At the time of high power with the output power being higher than the back-off point, as shown in
[0148]
[0149] At the time of low power with the output power being lower than the back-off point, as shown in
[0150] At the time of high power with the output power being higher than the back-off point, as shown in
[0151]
[0152] Even if the output power of the power supply modulation-type amplifier changes, as shown in
[0153]
[0154] Even if the output power of the power supply modulation-type amplifier changes, as shown in
[0155]
[0156] Even if the output power of the power supply modulation-type amplifier changes, as shown in
[0157]
[0158]
[0159] At the time of high power with the output power being higher than the back-off point, the power supply modulation-type amplifier shown in
[0160] At the time of low power with the output power being lower than the back-off point, the efficiency of the conventional Doherty amplifier is greatly reduced compared with that at the time of high power with the output power being higher than the back-off point. In the power supply modulation-type amplifier shown in
[0161] In the first embodiment described above, the power supply modulation device 1 is configured to include the detecting unit 12 that detects, from a first digital signal, a first amplitude which is the amplitude of a first analog signal provided to the first amplifier 4 and detects, from a second digital signal, a second amplitude which is the amplitude of a second analog signal provided to the second amplifier 5; the load modulation determining unit 15 that calculates a time differential value of a ratio of the first amplitude detected by the detecting unit 12 to a sum of the first amplitude and the second amplitude detected by the detecting unit 12, and determines, on the basis of the time differential value of the ratio, whether or not output impedance of the combining circuit 6 that combines together the first analog signal amplified by the first amplifier 4 and the second analog signal amplified by the second amplifier 5 changes along with a change in power of the signal combined by the combining circuit 6; and the power supply voltage control unit 18 that controls a power supply voltage supplied to each of the first amplifier 4 and the second amplifier 5, on the basis of a result of the determination by the load modulation determining unit 15. Thus, the power supply modulation device 1 can suppress decrease in efficiency even when load modulation does not occur.
[0162] In the power supply modulation device 1 shown in
Second Embodiment
[0163] In a second embodiment, a power supply modulation-type amplifier will be described in which a power supply modulation device 1 includes a load modulation determining unit 53 that determines, from a phase of each of a first analog signal and a second analog signal, whether or not output impedance of the combining circuit 6 changes along with a change in power of a signal combined by the combining circuit 6.
[0164]
[0165]
[0166] A detecting unit 50 is implemented by, for example, a detection circuit 33 shown in
[0167] The detecting unit 50 includes a first amplitude and phase detecting unit 51 and a second amplitude and phase detecting unit 52.
[0168] The detecting unit 50 detects, from a first digital signal provided to the first analog signal input terminal 10, a first phase which is the phase of a first analog signal, in addition to detecting a first amplitude.
[0169] The detecting unit 50 detects, from a second digital signal provided to the second analog signal input terminal 11, a second phase which is the phase of a second analog signal, in addition to detecting a second amplitude.
[0170] The first amplitude and phase detecting unit 51 detects each of the amplitude and phase of the first analog signal, on the basis of the first digital signal provided to the first analog signal input terminal 10.
[0171] The first amplitude and phase detecting unit 51 outputs a first amplitude signal indicating the first amplitude to the amplitude comparing unit 19, and outputs a first phase signal indicating the first phase to a second time differential calculating unit 54.
[0172] The second amplitude and phase detecting unit 52 detects each of the amplitude and phase of the second analog signal, on the basis of the second digital signal provided to the second analog signal input terminal 11.
[0173] The second amplitude and phase detecting unit 52 outputs a second amplitude signal indicating the second amplitude to the amplitude comparing unit 19, and outputs a second phase signal indicating the second phase to the second time differential calculating unit 54.
[0174] The load modulation determining unit 53 is implemented by a load modulation determining circuit 34 shown in
[0175] The load modulation determining unit 53 includes the second time differential calculating unit 54 and a load modulation determination processing unit 55.
[0176] The load modulation determining unit 53 determines whether or not load modulation occurs in the power supply modulation-type amplifier shown in
[0177] Namely, the load modulation determining unit 53 calculates a time differential value of a phase difference between the first phase detected by the detecting unit 50 and the second phase detected by the detecting unit 50.
[0178] The load modulation determining unit 53 determines, on the basis of the time differential value of the phase difference, whether or not the output impedance of the combining circuit 6 changes along with a change in power of a signal combined by the combining circuit 6.
[0179] The load modulation determining unit 53 outputs a result of the determination indicating whether or not the output impedance of the combining circuit 6 changes, to the power supply voltage control unit 18.
[0180] The second time differential calculating unit 54 calculates a phase difference between the first phase indicated by the first phase signal outputted from the first amplitude and phase detecting unit 51 and the second phase indicated by the second phase signal outputted from the second amplitude and phase detecting unit 52.
[0181] The second time differential calculating unit 54 calculates a time differential value of the calculated phase difference.
[0182] The second time differential calculating unit 54 outputs the time differential value of the phase difference to the load modulation determination processing unit 55.
[0183] If the time differential value calculated by the second time differential calculating unit 54 is 0, then the load modulation determination processing unit 55 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change.
[0184] If the time differential value calculated by the second time differential calculating unit 54 is not 0, then the load modulation determination processing unit 55 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0185] The load modulation determination processing unit 55 outputs a result of the determination indicating whether or not the output impedance of the combining circuit 6 changes, to the voltage setting unit 20.
[0186] In
[0187] Each of the detection circuit 33, the load modulation determining circuit 34, and the power supply voltage control circuit 32 corresponds, for example, to a single circuit, a composite circuit, a programmed processor, a parallel programmed processor, an ASIC, an FPGA, or a combination thereof.
[0188] The components of the power supply modulation device 1 are not limited to being implemented by dedicated hardware, and a part of the power supply modulation device 1 may be implemented by software, firmware, or a combination of software and firmware.
[0189] When a part of the power supply modulation device 1 is implemented by software, firmware, or the like, a program for causing a computer to perform a processing procedure performed by each of the detecting unit 50, the load modulation determining unit 53, and the power supply voltage control unit 18 is stored in the memory 41 shown in
[0190] In addition,
[0191]
[0192] The second time differential calculating unit 54 includes a subtracting unit 54a and a differential calculation processing unit 54b.
[0193] The subtracting unit 54a calculates a phase difference Δθ between a first phase θ.sub.1 indicated by a first phase signal outputted from the first amplitude and phase detecting unit 51 and a second phase θ.sub.2 indicated by a second phase signal outputted from the second amplitude and phase detecting unit 52.
[0194] The subtracting unit 54a outputs the phase difference Δθ to the differential calculation processing unit 54b.
[0195] The differential calculation processing unit 54b calculates a time differential value Del.sub.2 of the phase difference Δθ outputted from the subtracting unit 54a.
[0196] The differential calculation processing unit 54b outputs the time differential value Del.sub.2 to the load modulation determination processing unit 55.
[0197] Next, operations of the power supply modulation-type amplifier shown in
[0198] The power supply modulation-type amplifier shown in
[0199] The power supply modulation device 1 shown in
[0200] The first amplitude and phase detecting unit 51 obtains a first digital signal provided to the first analog signal input terminal 10.
[0201] As with the first amplitude detecting unit 13 shown in
[0202] In addition, the first amplitude and phase detecting unit 51 detects a first phase θ.sub.1 which is the phase of the first analog signal, on the basis of the first digital signal. A process itself of detecting the first phase θ.sub.1 from the first digital signal is a known technique and thus a detailed description thereof is omitted.
[0203] The first amplitude and phase detecting unit 51 outputs a first amplitude signal indicating the first amplitude Mag.sub.1 to the amplitude comparing unit 19, and outputs a first phase signal indicating the first phase θ.sub.1 to the second time differential calculating unit 54.
[0204] The second amplitude and phase detecting unit 52 obtains a second digital signal provided to the second analog signal input terminal 11.
[0205] As with the second amplitude detecting unit 14 shown in
[0206] In addition, the second amplitude and phase detecting unit 52 detects a second phase θ.sub.2 which is the phase of the second analog signal, on the basis of the second digital signal.
[0207] The second amplitude and phase detecting unit 52 outputs a second amplitude signal indicating the second amplitude Mag.sub.2 to the amplitude comparing unit 19, and outputs a second phase signal indicating the second phase θ.sub.2 to the second time differential calculating unit 54.
[0208] The subtracting unit 54a obtains the first phase signal from the first amplitude and phase detecting unit 51 and obtains the second phase signal from the second amplitude and phase detecting unit 52.
[0209] As shown in the following equation (3), the subtracting unit 54a subtracts the first phase θ.sub.1 indicated by the first phase signal from the second phase θ.sub.2 indicated by the second phase signal, thereby calculating a phase difference Δθ between the phase θ.sub.1 and the phase θ.sub.2:
Δθ=θ.sub.2−θ.sub.1 (3).
[0210] The subtracting unit 54a outputs the phase difference Δθ to the differential calculation processing unit 54b.
[0211] The differential calculation processing unit 54b obtains the phase difference Δθ outputted from the subtracting unit 54a.
[0212] The differential calculation processing unit 54b calculates a time differential value Del.sub.2 of the phase difference Δθ. A process itself of calculating the time differential value Del.sub.2 is a known technique and thus a detailed description thereof is omitted.
[0213] The differential calculation processing unit 54b outputs the time differential value Del.sub.2 to the load modulation determination processing unit 55.
[0214] If the time differential value Del.sub.2 calculated by the second time differential calculating unit 54 is 0, then the load modulation determination processing unit 55 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change.
[0215] If the time differential value Del.sub.2 calculated by the second time differential calculating unit 54 is not 0, then the load modulation determination processing unit 55 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0216] The load modulation determination processing unit 55 outputs a result of the determination J indicating whether or not the output impedance of the combining circuit 6 changes, to the voltage setting unit 20.
[0217]
[0218] In
[0219]
[0220] Even if the output power of the power supply modulation-type amplifier changes, as shown in
[0221]
[0222] Even if the output power of the power supply modulation-type amplifier changes, as shown in
[0223]
[0224] Even if the output power of the power supply modulation-type amplifier changes, as shown in
[0225]
[0226] At the time of low power with the output power being lower than the back-off point, as shown in
[0227] At the time of high power with the output power being higher than the back-off point, as shown in
[0228]
[0229] At the time of low power with the output power being lower than the back-off point, as shown in
[0230] At the time of high power with the output power being higher than the back-off point, as shown in
[0231]
[0232] At the time of low power with the output power being lower than the back-off point, as shown in
[0233] At the time of high power with the output power being higher than the back-off point, as shown in
[0234] In the second embodiment described above, the power supply modulation device 1 is configured to include the detecting unit 50 that detects, from a first digital signal, a first phase which is the phase of a first analog signal, in addition to detecting a first amplitude, and detects, from a second digital signal, a second phase which is the phase of a second analog signal, in addition to detecting a second amplitude; the load modulation determining unit 53 that calculates a time differential value of a phase difference between the first phase detected by the detecting unit 50 and the second phase detected by the detecting unit 50, and determines, on the basis of the time differential value of the phase difference, whether or not output impedance of the combining circuit 6 changes along with a change in power of a signal combined by the combining circuit 6; and the power supply voltage control unit 18 that controls a power supply voltage supplied to each of the first amplifier 4 and the second amplifier 5, on the basis of a result of the determination by the load modulation determining unit 53. Thus, the power supply modulation device 1 can suppress decrease in efficiency even when load modulation does not occur.
Third Embodiment
[0235] In a third embodiment, a power supply modulation device 1 will be described in which a load modulation determining unit 61 includes both the first time differential calculating unit 16 and the second time differential calculating unit 54.
[0236]
[0237]
[0238] The load modulation determining unit 61 is implemented by a load modulation determining circuit 35 shown in
[0239] The load modulation determining unit 61 includes the first time differential calculating unit 16, the second time differential calculating unit 54, and a load modulation determination processing unit 62.
[0240] The load modulation determining unit 61 determines whether or not load modulation occurs in the power supply modulation-type amplifier shown in
[0241] Namely, the load modulation determining unit 61 determines, from a first amplitude Mag.sub.1 and a second amplitude Mag.sub.2 or a first phase θ.sub.1 and a second phase θ.sub.2, whether or not output impedance of the combining circuit 6 changes with a change in power of a signal combined by the combining circuit 6.
[0242] The load modulation determining unit 61 outputs a result of the determination indicating whether or not the output impedance of the combining circuit 6 changes, to the power supply voltage control unit 18.
[0243] When a frequency f of each of a first analog signal and a second analog signal is a frequency at which the first amplifier 4 and the second amplifier 5 perform a Doherty operation, if a time differential value Del.sub.1 calculated by the first time differential calculating unit 16 is 0, then the load modulation determination processing unit 62 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change. The frequency f at which a Doherty operation is performed is in a range between the fundamental frequency f.sub.0 and the double frequency 2f.sub.0, inclusive. If the time differential value Del.sub.1 calculated by the first time differential calculating unit 16 is not 0, then the load modulation determination processing unit 62 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0244] When the frequency f of each of the first analog signal and the second analog signal is a frequency at which the first amplifier 4 and the second amplifier 5 perform an out-phasing operation, if a time differential value Del.sub.2 calculated by the second time differential calculating unit 54 is 0, then the load modulation determination processing unit 62 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change. The frequency f at which an out-phasing operation is performed is in a range greater than the double frequency 2f.sub.0 and less than or equal to the triple frequency 3f.sub.0. If the time differential value Del.sub.2 calculated by the second time differential calculating unit 54 is not 0, then the load modulation determination processing unit 62 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0245] Next, operations of the power supply modulation-type amplifier shown in
[0246] When the power supply modulation device 1 shown in
[0247] When the power supply modulation device 1 shown in
[0248] The load modulation determination processing unit 62 obtains information indicating a frequency f of each of a first analog signal and a second analog signal from an external source.
[0249] If the frequency f is in a range of the fundamental frequency f.sub.0 to the double frequency 2f.sub.0, then the load modulation determination processing unit 62 obtains a time differential value Del.sub.1 of a ration P.sub.ratio from the first time differential calculating unit 16.
[0250] If the frequency f is in a range of the double frequency 2f.sub.0 to the triple frequency 3f.sub.0, then the load modulation determination processing unit 62 obtains a time differential value Del.sub.2 of a phase difference Δθ from the second time differential calculating unit 54.
[0251] In the power supply modulation-type amplifier shown in
[0252] When the frequency f is in a range between the fundamental frequency f.sub.0 and the double frequency 2f.sub.0, inclusive, if the time differential value Del.sub.1 calculated by the first time differential calculating unit 16 is 0, then the load modulation determination processing unit 62 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change.
[0253] When the frequency f is in a range between the fundamental frequency f.sub.0 and the double frequency 2f.sub.0, inclusive, if the time differential value Del.sub.1 calculated by the first time differential calculating unit 16 is not 0, then the load modulation determination processing unit 62 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0254] The load modulation determination processing unit 62 outputs a result of the determination J indicating whether or not the output impedance of the combining circuit 6 changes, to the voltage setting unit 20.
[0255] When the frequency f is in a range greater than the double frequency 2f.sub.0 and less than or equal to the triple frequency 3f.sub.0, if the time differential value Del.sub.2 calculated by the second time differential calculating unit 54 is 0, then the load modulation determination processing unit 62 determines that load modulation does not occur. That is, it is determined that the output impedance of the combining circuit 6 does not change.
[0256] When the frequency f is in a range greater than the double frequency 2f.sub.0 and less than or equal to the triple frequency 3f.sub.0, if the time differential value Del.sub.2 calculated by the second time differential calculating unit 54 is not 0, then the load modulation determination processing unit 62 determines that load modulation occurs. That is, it is determined that the output impedance of the combining circuit 6 changes.
[0257] The load modulation determination processing unit 62 outputs a result of the determination J indicating whether or not the output impedance of the combining circuit 6 changes, to the voltage setting unit 20.
[0258] In the third embodiment described above, the power supply modulation device 1 is configured to include the load modulation determining unit 61 that determines, from a first amplitude and a second amplitude or a first phase and a second phase, whether or not output impedance of the combining circuit 6 changes along with a change in power of a signal combined by the combining circuit 6; and the power supply voltage control unit 18 that controls a power supply voltage supplied to each of the first amplifier 4 and the second amplifier 5, on the basis of a result of the determination by the load modulation determining unit 61. Thus, the power supply modulation device 1 can suppress decrease in efficiency even when load modulation does not occur at the time of a Doherty operation, and can suppress decrease in efficiency even when load modulation does not occur at the time of an out-phasing operation.
[0259] Note that in the present disclosure, a free combination of the embodiments, modifications to any component of each of the embodiments, or omissions of any component in each of the embodiments are possible.
INDUSTRIAL APPLICABILITY
[0260] The present disclosure is suitable for power supply modulation devices, power supply modulation methods, and power supply modulation-type amplifiers.
REFERENCE SIGNS LIST
[0261] 1: power supply modulation device, 2: first DAC, 3: second DAC, 4: first amplifier, 5: second amplifier, 6: combining circuit, 7: output terminal, 8: variable power supply, 10: first analog signal input terminal, 11: second analog signal input terminal, 12: detecting unit, 13: first amplitude detecting unit, 14: second amplitude detecting unit, 15: load modulation determining unit, 16: first time differential calculating unit, 16a: adding unit, 16b: dividing unit, 16c: differential calculation processing unit, 17: load modulation determination processing unit, 18: power supply voltage control unit, 19: amplitude comparing unit, 20: voltage setting unit, 21: fixed-voltage power supply, 30: detection circuit, 31: load modulation determining circuit, 32: power supply voltage control circuit, 33: detection circuit, 34: load modulation determining circuit, 35: load modulation determining circuit, 41: memory, 42: processor, 50: detecting unit, 51: first amplitude and phase detecting unit, 52: second amplitude and phase detecting unit, 53: load modulation determining unit, 54: second time differential calculating unit, 54a: subtracting unit, 54b: differential calculation processing unit, 55: load modulation determination processing unit, 61: load modulation determining unit, 62: load modulation determination processing unit