INTEGRATED LOW-NOISE AMPLIFIER OF COMPACT LAYOUT

20230123165 · 2023-04-20

    Inventors

    Cpc classification

    International classification

    Abstract

    A LNA (low-noise amplifier) includes a matching network configured to provide a three-way coupling between an input node, a matched node, and a source node; a gate capacitor configured to provide AC (alternate current) coupling between the matched node and a gate node; a cascode amplifier configured to receive a gate voltage at the gate node and output an output voltage at an output node in accordance with a source degeneration at the source node; and a load network connected to the output node, wherein the matching network having a shunt inductor and a series inductor that are overlapped in layout to have a strong mutual coupling and a source degenerating inductor that is laid out in a close proximity to the shunt inductor to have a strong mutual coupling

    Claims

    1. A low-noise amplifier (LNA) comprising: a matching network configured to provide a three-way coupling between an input node, a matched node, and a source node; a gate capacitor configured to provide AC (alternate current) coupling between the matched node and a gate node; a cascode amplifier configured to receive a gate voltage at the gate node and output an output voltage at an output node in accordance with a source degeneration at the source node; and a load network connected to the output node, wherein the matching network comprises a shunt inductor and a series inductor that are overlapped in layout to have a strong mutual coupling and a source degenerating inductor that is laid out in a close proximity to the shunt inductor to have a strong mutual coupling.

    2. The LNA of claim 1, wherein the shunt inductor and the series inductor are laid out in a concentric topology.

    3. The LNA of claim 2, wherein both the shunt inductor and the series inductor spiral outward in the same direction.

    4. The LNA of claim 3, wherein a part of the source degenerating inductor is adjacent to and parallel with a part of a last section of the shunt inductor.

    5. The LNA of claim 1, wherein the cascode amplifier comprises a common-source stage comprising a first NMOS (n-channel metal oxide semiconductor) transistor configured to receive the gate voltage at the gate node and output a drain voltage at a drain node in accordance with a source degeneration at the source node and a common-gate stage comprising a second NMOS transistor configured to receive the drain voltage at the drain node and output the output voltage at the output node.

    6. The LNA of claim 5, wherein the cascode amplifier further comprises a DC (direct current) coupling resistor configured to couple a first bias voltage to the gate node.

    7. The LNA of claim 5, wherein the cascode amplifier further comprises a DC (direct current) coupling resistor placed across the gate node and the drain node.

    8. The LNA of claim 1, wherein the load network comprises a parallel connection of a load inductor and a load capacitor.

    9. The LNA of claim 8, wherein the load capacitor is tunable.

    10. The LNA of claim 9, wherein the load capacitor is tuned in accordance with a frequency of interest of an input voltage at the input node.

    11. A low-noise amplifier (LNA) comprising: a shunt inductor configured to shunt an input node to ground; a series inductor configured to couple the input node to a matched node; a source degenerating inductor configured to couple a source node to ground; a gate capacitor configured to couple the matched node to a gate node; a cascode amplifier configured to receive a gate voltage at the gate node and output an output voltage at an output node in accordance with a source degeneration at the source node; and a load network connected to the output node, wherein the shunt inductor and the series inductor are overlapped in layout to have a strong mutual coupling, and the source degenerating inductor is laid out in a close proximity to the shunt inductor to have a strong mutual coupling.

    12. The LNA of claim 11, wherein the shunt inductor and the series inductor are laid out in a concentric topology.

    13. The LNA of claim 12, wherein both the shunt inductor and the series inductor spiral outward in the same direction.

    14. The LNA of claim 13, wherein a part of the source degenerating inductor is adjacent to and parallel with a part of a last section of the shunt inductor.

    15. The LNA of claim 11, wherein the cascode amplifier comprises a common-source stage comprising a first NMOS (n-channel metal oxide semiconductor) transistor configured to receive the gate voltage at the gate node and output a drain voltage at a drain node in accordance with a source degeneration at the source node and a common-gate stage comprising a second NMOS transistor configured to receive the drain voltage at the drain node and output the output voltage at the output node.

    16. The LNA of claim 15, wherein the cascode amplifier further comprises a DC (direct current) coupling resistor configured to couple a first bias voltage to the gate node.

    17. The LNA of claim 15, wherein the cascode amplifier further comprises a DC (direct current) coupling resistor placed across the gate node and the drain node.

    18. The LNA of claim 11, wherein the load network comprises a parallel connection of a load inductor and a load capacitor.

    19. The LNA of claim 18, wherein the load capacitor is tunable.

    20. The LNA of claim 19, wherein the load capacitor is tuned in accordance with a frequency of interest of an input voltage at the input node.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0007] FIG. 1 shows a schematic diagram of a conventional low-noise amplifier.

    [0008] FIG. 2 shows a schematic diagram of a low-noise amplifier in accordance with an embodiment of the present disclosure.

    [0009] FIG. 3 shows a top view of a layout of a matching network for the low-noise amplifier of FIG. 2 in accordance with an embodiment of the present disclosure.

    DETAILED DESCRIPTION OF THIS DISCLOSURE

    [0010] The present disclosure is directed to low-noise amplifier. While the specification describes several example embodiments of the disclosure considered favorable modes of practicing the invention, it should be understood that the invention can be implemented in many ways and is not limited to the particular examples described below or to the particular manner in which any features of such examples are implemented. In other instances, well-known details are not shown or described to avoid obscuring aspects of the disclosure.

    [0011] Persons of ordinary skill in the art understand terms and basic concepts related to microelectronics that are used in this disclosure, such as “voltage,” “bias,” “noise,” “return loss,” “inductor,” “capacitor,” “resistor,” “mutual coupling,” “common-source,” “common-gate,” “cascode,” “load,” “source degeneration,” “resonant tank,” “parallel connection,” “series,” “shunt,” “via,” “circuit node,” “ground,” “power supply,” “frequency,” “AC (alternate current),” “DC (direct current),” “MOS (metal oxide semiconductor) transistor,” “CMOS (complementary metal oxide semiconductor) process technology,” “NMOS (n-channel metal oxide semiconductor) transistor,” and “PMOS (p-channel metal oxide semiconductor) transistor.” Terms and basic concepts like these, when used in a context of microelectronics, are apparent to those of ordinary skill in the art and thus will not be explained in detail here.

    [0012] Those of ordinary skills in the art understand units such as nH (nano-Henry), pH (pico-Henry), pF (pico-Farad), nm (nanometer), and μm (micron) without a need of explanations.

    [0013] Those of ordinary skills in the art can read schematics of a circuit comprising electronic components such as inductors, capacitors, resistors, NMOS transistors, PMOS transistors, and so on, and do not need a verbose description about how one component connects with another in the schematics. Those of ordinary skill in the art can also recognize a ground symbol, a capacitor symbol, an inductor symbol, a resistor symbol, and symbols of PMOS transistor and NMOS transistor, and identify the “source terminal,” the “gate terminal,” and the “drain terminal” thereof. Pertaining to a MOS transistor, for brevity, hereafter, “source terminal” is simply referred to as “source,” “gate terminal” is simply referred to “gate,” and “drain terminal” is simply referred to “drain.”

    [0014] A MOS transistor, PMOS or NMOS, has a threshold voltage. A MOS transistor is turned on when its gate-to-source voltage is larger than its threshold voltage (in absolute value). When a MOS transistor is turned on, a difference between its gate-to-source voltage and its threshold voltage in absolute value is referred to as an “over-drive voltage.” A MOS transistor is in a “saturation region” when it is turned on and its over-drive voltage is larger than its drain-to-source voltage (in absolute value). A MOS transistor is an effective gain device only when it is in the “saturation region.”

    [0015] As is known, a circuit is generally a collection of circuit components, like transistors, capacitors, resistors, and/or other electronic devices interconnected in a certain manner to embody a certain function.

    [0016] A network is a circuit or a collection of circuits.

    [0017] In this disclosure, a “circuit node” is frequently simply stated as a “node” for short, when what it means is clear from a context.

    [0018] A schematic diagram of a low-noise amplifier (LNA) 200 in accordance with an embodiment of the present disclosure is shown in FIG. 2. LNA 200 comprises: a matching network 260 configured to provide a three-way coupling between an input node NI, a matched node NM, and a source node NS to fulfill a combined function of impedance matching (between the input node NI and the matched node NM) and source degeneration (at the source node NS); a gate capacitor CG configured to provide AC (alternate current) coupling between the matched node NM and a gate node NG; a cascode amplifier 230 configured to receive a gate voltage V.sub.g at the gate node NG and output an output voltage V.sub.o at an output node NO in accordance with a source degeneration at the source node NS; and a load network 250 connected to the output node NO. In addition, there is a parasitic capacitor 270 at the input node NI resulting from a bond pad used for packaging LNA 200 on a QFN (quad-flat-no-leads) package, for instance. LNA 200 can be thought of as a variant of LNA 100 by applying the following changes: the ESD protection circuit 170 is removed; inductor 111 is replaced by the matching network 260; and the source degenerating inductor 133 is incorporated as a part of the matching network 260.

    [0019] The matching network 260 comprises three inductors including a shunt inductor L1 configured to shunt the input node NI to ground, a series inductor L2 configured to couple the input node NI to the matched node NM, and a source degenerating inductor L3 configured to couple the source node NS to ground, wherein the shunt inductor L1 and the series inductor L2 are overlapped in layout to have a strong mutual coupling k.sub.12, and the source degenerating inductor L3 is laid out in a close proximity to the shunt inductor L1 to have a strong mutual coupling k.sub.13. A purpose of the shunt inductor L1 is two-fold: first, it helps to compensate the parasitic capacitor 270 at the input node NI and thus allows a better impedance matching and noise matching; second, it provides an effective discharge path in an ESD (electrostatic discharge) event and eliminates a need of using an ESD protection circuit (such as the ESD protection circuit 170). In an embodiment, the shunt inductor and the series inductor are laid out in a concentric topology, and a part of the source degenerating inductor is adjacent to and parallel with a part of the shunt inductor.

    [0020] This arrangement offers a few advantages. First, it provides a strong coupling from the shunt inductor L1 to the series inductor L2, thus increasing of an effective inductance of the series inductor L2 and consequently allowing designers to use a smaller inductance value for the series inductor L2; second, the shunt inductor L1 is overlapped with the series inductor L2 in the layout and thus is highly area efficient; and third, it provides a strong coupling from the shunt inductor L1 to the source degenerating inductor L3 and thus boosts an effectiveness of the source degeneration for the common-source cascode amplifier 230.

    [0021] The gate capacitor CG provides an effective AC (alternate current) coupling so that an AC component of a matched voltage V.sub.m at the matched node NM is approximately equal to an AC component of the gate voltage V.sub.g.

    [0022] The cascode amplifier 230 comprises a common-source stage comprising a first NMOS transistor M1 and a common-gate stage comprising a second NMOS transistor M2. The first NMOS transistor M1 is configured to receive the gate voltage V.sub.g at the gate node NG and output a drain voltage V.sub.d at a drain node ND in accordance with: a biasing condition established by a first bias voltage V.sub.b1 via a DC (direct current) coupling resistor RB; and a source degeneration at the source node NS. The second NMOS transistor M2 is configured to receive the drain voltage V.sub.d at the drain node ND and output the output voltage V.sub.o at the output node NO in accordance with a biasing condition established by a second bias voltage V.sub.b2. Here, “V.sub.DD” denotes a power supply node, and V.sub.s denotes a voltage at the source node NS. The first bias voltage V.sub.b1 and the second bias voltage V.sub.b2 are chosen so that both the first NMOS transistor M1 and the second NMOS transistor M2 are biased in the saturation region.

    [0023] In an alternative embodiment not shown in FIG. 2 but clear to those of ordinary skill in the art, the DC coupling of the first bias voltage V.sub.b1 to the gate node NG is cut off, and instead the DC coupling resistor RB is placed across the gate node NG and the drain node ND. In this case, the first NMOS transistor M1 is said to be “self-biased,” which is a concept well understood by those of ordinary skill in the art and thus not described in detail.

    [0024] The load network 250 is a resonant tank comprising a parallel connection of a load inductor 251 and a load capacitor 252, wherein a resonant frequency of the resonant tank is approximately equal to a frequency of interest of an input voltage V.sub.i at the input node NI. In an embodiment, the load capacitor 252 is tunable and is tuned in accordance with the frequency of interest. Concepts and embodiments of tunable capacitor are well known by those of ordinary skill in the art and thus not described in detail here.

    [0025] In an embodiment, by way of example but not limitation, LNA 200 is fabricated on a silicon substrate using a 55 nm CMOS process technology that includes a plurality of metal layers including a RDL (redistribution layer) and an UTM (ultra-thick metal) layer, and a via layer that is used to make a connection between a metal on the RDL and a metal on the UTM layer. A top view of a layout of the matching network 260 in accordance with an embodiment of the present disclosure is shown in FIG. 3. A legend is shown in box 310. The shunt inductor L1 is embodied by metal trace 321 (on RDL) that extends from the input node NI to junction point 322 and metal trace 323 (on UTM) that spirals outward in a clockwise direction from junction point 322 to the ground, wherein metal trace 321 and metal trace 323 are connected through a via at junction point 322. The metal trace 321 further extends to junction point 331. The series inductor L2 is embodied by a metal trace 332 (on UTM) that spirals outward in a clockwise direction from junction point 331 to junction point 333 and metal trace 334 (on RDL) that extends from junction point 333 to the matched node NM, wherein metal trace 332 is connected to metal trace 321 through a via at junction point 331, and metal trace 334 is connected to metal trace 332 through a via at junction point 333. The source degenerating inductor L3 is embodied by metal trace 341 (on UTM) that extends from the source node NS to ground. As shown, the shunt inductor L1 and the series inductor L2 are overlapped and laid out in a concentric topology; the source degenerating inductor L3 is laid out in close proximity to the shunt inductor L1 and parallel with a last section of the shunt inductor L1.

    [0026] By way of example but not limitation: V.sub.DD is 1.3V; a frequency range of interest is between 5.1 GHz and 7.2 GHz; the shunt inductor L1 is 3.7 nH; the series inductor L2 is 1.1 nH; the source-degenerating inductor L3 is 75 pH; k.sub.12 is 0.5; k.sub.13 is 0.2; the gate capacitor CG is 1 pF; W/L (which stands for width/length) of NMOS transistor M1 is 192 μm/80 nm; RB is 36K Ohm; V.sub.b1 is 0.5V; W/L of NMOS transistor M2 is 192 μm/80 nm; V.sub.b1 is 1.1V; load inductor 251 is 1 nH; and load capacitor 252 is tunable from 50 fF to 400 fF.

    [0027] The source degenerating inductor L3 is incorporated to cause an input impedance of the cascode amplifier 230 to have a real part, which is important in both impedance matching and noise matching. This is highly desirable but not absolutely necessary. In other words, designers can choose to remove the source degenerating inductor L3 while a performance of LNA 200 might degrade. In any case, in practice, even if designers choose to remove the source degenerating inductor L3, they still need to connect the source node NS to ground via a metal trace, which will inevitably exhibit an inductive nature and is equivalently a parasitic inductor that is laid out in close proximity to the shunt inductor L1 (which also connects to ground). In other words, in practice, even if designers opt to remove the source degenerating inductor L3, the source degenerating inductor L3 remains there, albeit in a form of parasitic inductor. Therefore, the schematics in FIG. 2 and the appended claims that refer to FIG. 2 remain valid in that scenario.

    [0028] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the disclosure. Accordingly, the above disclosure should not be construed as limited only by the metes and bounds of the appended claims.