Semiconductor device and method for fabricating the same
11631753 ยท 2023-04-18
Assignee
Inventors
- Chung-Fu Chang (Tainan, TW)
- Kuan-Hung Chen (Taichung, TW)
- Guang-Yu Lo (New Taipei, TW)
- Chun-Chia Chen (Tainan, TW)
- Chun-Tsen Lu (Tainan, TW)
Cpc classification
H01L29/4966
ELECTRICITY
H01L29/66545
ELECTRICITY
H01L21/0214
ELECTRICITY
H01L29/511
ELECTRICITY
H01L29/785
ELECTRICITY
H01L29/165
ELECTRICITY
H01L21/022
ELECTRICITY
H01L29/7834
ELECTRICITY
H01L29/66795
ELECTRICITY
H01L29/7848
ELECTRICITY
International classification
H01L21/02
ELECTRICITY
H01L21/28
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A method for fabricating semiconductor device includes the steps of: forming a fin-shaped structure on a substrate; forming a gate dielectric layer on the fin-shaped structure; forming a gate electrode on the fin-shaped structure; performing a nitridation process to implant ions into the gate dielectric layer adjacent to two sides of the gate electrode; and forming an epitaxial layer adjacent to two sides of the gate electrode.
Claims
1. A semiconductor device, comprising: a fin-shaped structure extending along a first direction on a substrate; a gate electrode extending along a second direction on the fin-shaped structure; a spacer extending along the second direction adjacent to the gate electrode; and an epitaxial layer adjacent to two sides of the gate electrode and the spacer, wherein the epitaxial layer comprises a hexagon under a top view perspective and a protruding portion between the hexagon and the gate electrode and directly under the spacer and the hexagon and the protruding portion are consisted of semiconductor material.
2. The semiconductor device of claim 1, wherein the protruding portion is between the hexagon and the fin-shaped structure.
3. The semiconductor device of claim 1, wherein the protruding portion is extended toward the fin-shaped structure along the first direction.
4. The semiconductor device of claim 1, wherein the first direction is orthogonal to the second direction.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
DETAILED DESCRIPTION
(2) Referring to
(3) According to an embodiment of the present invention, the fin-shaped structure 14 could be obtained by a sidewall image transfer (SIT) process. For instance, a layout pattern is first input into a computer system and is modified through suitable calculation. The modified layout is then defined in a mask and further transferred to a layer of sacrificial layer on a substrate through a photolithographic and an etching process. In this way, several sacrificial layers distributed with a same spacing and of a same width are formed on a substrate. Each of the sacrificial layers may be stripe-shaped. Subsequently, a deposition process and an etching process are carried out such that spacers are formed on the sidewalls of the patterned sacrificial layers. In a next step, sacrificial layers can be removed completely by performing an etching process. Through the etching process, the pattern defined by the spacers can be transferred into the substrate underneath, and through additional fin cut processes, desirable pattern structures, such as stripe patterned fin-shaped structures could be obtained.
(4) Alternatively, the fin-shaped structure 14 could also be obtained by first forming a patterned mask (not shown) on the substrate, 12, and through an etching process, the pattern of the patterned mask is transferred to the substrate 12 to form the fin-shaped structure. Moreover, the formation of the fin-shaped structure could also be accomplished by first forming a patterned hard mask (not shown) on the substrate 12, and a semiconductor layer composed of silicon germanium is grown from the substrate 12 through exposed patterned hard mask via selective epitaxial growth process to form the corresponding fin-shaped structure. These approaches for forming fin-shaped structure are all within the scope of the present invention.
(5) Next, an oxidation process such as an in-situ steam generation (ISSG) process could be conducted on to surface of the fin-shaped structure 14 to form a gate dielectric layer 18 on the top surface and sidewalls of the fin-shaped structure 14, and then a gate structure or gate electrode 20 preferably made of polysilicon is formed crossing the fin-shaped structure 14. As shown by the top view in
(6) Next, as shown in
(7) Next, as shown in
(8) In this embodiment, the spacer 26 could be a single spacer or a composite spacer, such as a spacer including but not limited to for example an offset spacer and a main spacer. Preferably, the offset spacer and the main spacer could include same material or different material while both the offset spacer and the main spacer could be made of material including but not limited to for example SiO.sub.2, SiN, SiON, SiCN, or combination thereof. The lightly doped drain 28 and source/drain region 32 could include different dopants and/or different epitaxial materials depending on the type of device being fabricated. For instance, the source/drain region 32 on a NMOS region could include silicon carbide (SiC) or silicon phosphide (SiP) whereas the source/drain region 32 on a PMOS region could include silicon germanium (SiGe), but not limited thereto.
(9) Next, as shown in
(10) Next, a replacement metal gate (RMG) process is conducted to transform the gate electrode into metal gate. For instance, the RMG process could be accomplished by first performing a selective dry etching or wet etching process using etchants including but not limited to for example ammonium hydroxide (NH.sub.4OH) or tetramethylammonium hydroxide (TMAH) to remove the gate electrode 20 made of polysilicon to form a recess in the ILD layer. Next, a high-k dielectric layer 38, a work function metal layer 40, and a low resistance metal layer 42 are formed in the recess, and a planarizing process such as CMP is conducted to remove part of low resistance metal layer 42, part of work function metal layer 40, and part of high-k dielectric layer 38 to form gate electrode 20 made of metal gate 44. In this embodiment, the metal gate 44 fabricated through a high-k last process preferably includes a gate dielectric layer 18, a high-k dielectric layer 38, a work function metal layer 40, and a low resistance metal layer 42, in which the high-k dielectric layer 38 and work function metal layer 40 if viewed from the top view perspective shown in
(11) In this embodiment, the high-k dielectric layer 38 is preferably selected from dielectric materials having dielectric constant (k value) larger than 4. For instance, the high-k dielectric layer 38 may be selected from hafnium oxide (HfO.sub.2), hafnium silicon oxide (HfSiO.sub.4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al.sub.2O.sub.3), lanthanum oxide (La.sub.2O.sub.3), tantalum oxide (Ta.sub.2O.sub.5), yttrium oxide (Y.sub.2O.sub.3), zirconium oxide (ZrO.sub.2), strontium titanate oxide (SrTiO.sub.3), zirconium silicon oxide (ZrSiO.sub.4), hafnium zirconium oxide (HfZrO.sub.4), strontium bismuth tantalate (SrBi.sub.2Ta.sub.2O.sub.9, SBT), lead zirconate titanate (PbZr.sub.xTi.sub.1-xO.sub.3, PZT), barium strontium titanate (Ba.sub.xSr.sub.1-xTiO.sub.3, BST) or a combination thereof.
(12) In this embodiment, the work function metal layer 40 is formed for tuning the work function of the metal gate in accordance with the conductivity of the device. For an NMOS transistor, the work function metal layer 40 having a work function ranging between 3.9 eV and 4.3 eV may include titanium aluminide (TiAl), zirconium aluminide (ZrAl), tungsten aluminide (WAl), tantalum aluminide (TaAl), hafnium aluminide (HfAl), or titanium aluminum carbide (TiAlC), but it is not limited thereto. For a PMOS transistor, the work function metal layer 40 having a work function ranging between 4.8 eV and 5.2 eV may include titanium nitride (TiN), tantalum nitride (TaN), tantalum carbide (TaC), but it is not limited thereto. An optional barrier layer (not shown) could be formed between the work function metal layer 40 and the low resistance metal layer 42, in which the material of the barrier layer may include titanium (Ti), titanium nitride (TiN), tantalum (Ta) or tantalum nitride (TaN). Furthermore, the material of the low-resistance metal layer 42 may include copper (Cu), aluminum (Al), titanium aluminum (TiAl), cobalt tungsten phosphide (CoWP) or any combination thereof.
(13) Referring again to
(14) Viewing from a more detailed perspective, the gate dielectric layer 18 preferably includes a first portion 22 disposed directly under the gate electrode 20 and a second portion 24 (slanted portion in
(15) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.