Pulsed laser diode driver
11631961 · 2023-04-18
Assignee
Inventors
- Joseph H. Colles (Bonsall, CA)
- Steven E. Rosenbaum (San Diego, CA, US)
- Stuart B. Molin (Carlsbad, CA, US)
Cpc classification
H01S5/06808
ELECTRICITY
H01S5/0261
ELECTRICITY
International classification
H01S5/026
ELECTRICITY
Abstract
A pulsed laser diode driver includes an inductor having a first terminal configured to receive a source voltage. A source capacitor has a first terminal connected to the first terminal of the inductor to provide the source voltage. A bypass switch has a drain node connected to a second terminal of the inductor and to a first terminal of a bypass capacitor. A laser diode switch has a drain node connected to the second terminal of the inductor. A laser diode has an anode connected to a source node of the laser diode switch and a cathode connected to a bias voltage node. The laser diode switch and the bypass switch control a current flow through the inductor to produce a high-current pulse through the laser diode, the high-current pulse corresponding to a peak current of a resonant waveform developed at the anode of the laser diode.
Claims
1. A pulsed laser diode driver comprising: an inductor having a first terminal and a second terminal, the first terminal being configured to receive a source voltage; a source capacitor having a first capacitor terminal directly electrically connected to the first terminal of the inductor to provide the source voltage and a second capacitor terminal electrically coupled to a bias voltage node; a first laser diode switch having a drain node that is directly electrically connected to the second terminal of the inductor; a first laser diode having an anode that is directly electrically connected to a source node of the first laser diode switch and a cathode that is directly electrically connected to the bias voltage node; a bypass switch having a drain node that is directly electrically connected to the drain node of the first laser diode switch and a source node that is directly electrically connected to the bias voltage node; and a bypass capacitor having a first terminal that is directly electrically connected to the drain node of the bypass switch; wherein: the first laser diode switch and the bypass switch are configured to control a current flow through the inductor to produce a high-current pulse through the first laser diode, the high-current pulse corresponding to a peak current of a resonant waveform developed at the anode of the first laser diode.
2. The pulsed laser diode driver of claim 1, wherein: a second terminal of the bypass capacitor is directly electrically connected to the bias voltage node.
3. The pulsed laser diode driver of claim 1, wherein: a second terminal of the bypass capacitor is directly electrically connected to the second terminal of the source capacitor.
4. The pulsed laser diode driver of claim 1, further comprising: a resistor configured to receive a DC input voltage, the source voltage being received at the first terminal of the source capacitor via the resistor.
5. The pulsed laser diode driver of claim 1, further comprising: a source switch configured to receive a DC input voltage, the source voltage being received at the first terminal of the source capacitor via the source switch.
6. The pulsed laser diode driver of claim 1, further comprising: a second laser diode switch having a drain node that is directly electrically connected to the second terminal of the inductor; and a second laser diode having an anode that is directly electrically connected to a source node of the second laser diode switch and a cathode that is directly electrically connected to the bias voltage node.
7. The pulsed laser diode driver of claim 1, wherein: the second terminal of the source capacitor is electrically coupled to the bias voltage node via a damping resistor.
8. The pulsed laser diode driver of claim 1, wherein: the second terminal of the source capacitor is electrically coupled to the bias voltage node via a direct electrical connection to the bias voltage node.
9. The pulsed laser diode driver of claim 1, wherein: the first laser diode switch is a Silicon-based field-effect transistor.
10. A pulsed laser diode driver comprising: an inductor having a first terminal and a second terminal, the first terminal being configured to receive a source voltage; a source capacitor having a first capacitor terminal directly electrically connected to the first terminal of the inductor to provide the source voltage and a second capacitor terminal electrically coupled to a bias voltage node; a first laser diode switch having a drain node that is directly electrically connected to the second terminal of the inductor; a first laser diode having an anode that is directly electrically connected to a source node of the first laser diode switch and a cathode that is directly electrically connected to the bias voltage node; a bypass switch having a drain node that is directly electrically connected to the drain node of the first laser diode switch and a source node that is directly electrically connected to the bias voltage node; and a bypass capacitor having a first terminal that is directly electrically connected to the anode of the first laser diode; wherein: the first laser diode switch and the bypass switch are configured to control a current flow through the inductor to produce a high-current pulse through the first laser diode, the high-current pulse corresponding to a peak current of a resonant waveform developed at the anode of the first laser diode.
11. The pulsed laser diode driver of claim 10, wherein: a second terminal of the bypass capacitor is directly electrically connected to the bias voltage node.
12. The pulsed laser diode driver of claim 10, wherein: a second terminal of the bypass capacitor is directly electrically connected to the second terminal of the source capacitor.
13. The pulsed laser diode driver of claim 10, further comprising: a resistor configured to receive a DC input voltage, the source voltage being received at the first terminal of the source capacitor via the resistor.
14. The pulsed laser diode driver of claim 10, further comprising: a source switch configured to receive a DC input voltage, the source voltage being received at the first terminal of the source capacitor via the source switch.
15. The pulsed laser diode driver of claim 10, further comprising: a second laser diode switch having a drain node that is directly electrically connected to the second terminal of the inductor; and a second laser diode having an anode that is directly electrically connected to a source node of the second laser diode switch and a cathode that is directly electrically connected to the bias voltage node.
16. The pulsed laser diode driver of claim 10, wherein: the second terminal of the source capacitor is electrically coupled to the bias voltage node via a damping resistor.
17. The pulsed laser diode driver of claim 10, wherein: the second terminal of the source capacitor is electrically coupled to the bias voltage node via a direct electrical connection to the bias voltage node.
18. The pulsed laser diode driver of claim 10, wherein: the first laser diode switch is a Silicon-based field-effect transistor.
19. A pulsed laser diode driver comprising: an inductor having a first terminal and a second terminal, the first terminal being configured to receive a source voltage; a source capacitor having a first capacitor terminal directly electrically connected to the first terminal of the inductor to provide the source voltage and a second capacitor terminal electrically coupled to a bias voltage node; a damping resistor having a first terminal that is directly electrically connected to the first terminal of the inductor; a flux switch having a drain node that is directly electrically connected to a second terminal of the damping resistor and a source node that is directly electrically connected to the bias voltage node; a laser diode having a cathode that is directly electrically connected to the first terminal of the inductor and an anode that is directly electrically connected to a second terminal of the inductor; a bypass switch having a drain node that is directly electrically connected to the anode of the laser diode and a source node that is directly electrically connected to the bias voltage node; and a bypass capacitor having a first terminal that is directly electrically connected to the first terminal of the inductor and a second terminal that is directly electrically connected to the second terminal of the inductor; wherein: the flux switch and the bypass switch are configured to control a current flow through the inductor to produce a high-current pulse through the laser diode, the high-current pulse corresponding to a peak current of a resonant waveform developed at the anode of the laser diode.
20. The pulsed laser diode driver of claim 19, further comprising: a source switch configured to receive a DC input voltage, the source voltage being received at the first terminal of the source capacitor via the source switch.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
DETAILED DESCRIPTION
(18) In accordance with some embodiments, pulsed laser diode driver circuits disclosed herein (“pulsed laser diode drivers”), generate high-current (e.g., 40 Amp) ultra-short pulses (e.g., 1-5 ns) to emit a laser pulse from a laser diode using a tunable resonant circuit, as compared to conventional solutions that rely on fixed, and often unavoidable, parasitic capacitances and inductances of a circuit. The tunable resonant circuit provides easily tunable parameters which control a pulse width, a peak current, a charge time, a recovery time, a decay time, and other tunable parameters of the pulsed laser diode driver. Embodiments of a switching sequence to drive the pulsed laser diode drivers disclosed herein are operable to generate a resonant waveform at an anode of the laser diode to produce the high-current pulse through the laser diode, a voltage level of the resonant waveform being advantageously sufficient to support the high-current pulse and not of a voltage level that exceeds the voltage required to generate the high-current pulse.
(19) Thus, embodiments of such pulsed laser diode drivers can advantageously generate the high-current pulses using a low input voltage (e.g., 6V, 9V, 15V, etc.) and can thereby use Silicon-based switches, rather than GaN-based switches which are used by many conventional solutions. Any of the pulsed laser diode drivers disclosed herein can therefore be integrated into a single semiconductor die. Embodiments of pulsed laser diode drivers disclosed herein advantageously use a discrete inductor (e.g., a through-hole or surface-mounted component) intentionally added to the pulsed laser diode driver to generate a resonant waveform rather than relying on parasitic inductances (e.g., of the laser diode, of bond wires, or inter-circuit connections) of the pulsed laser diode driver. As a result, embodiments of the laser drivers disclosed herein are easily tunable and have a reproducible architecture. By contrast, conventional pulsed laser diode drivers often use a variety of techniques to overcome the effects of parasitic inductances of the pulsed laser diode driver and of the laser diode itself and therefore teach away from intentionally adding yet additional inductance to the pulsed laser diode driver. In addition to such intentionally added inductors, the pulsed laser diode drivers disclosed herein advantageously include a bypass capacitor that may be used by a designer to easily tune a desired pulse width emitted by the laser diode, as compared to conventional solutions which only have a source capacitor, or that only consider non-tunable parasitic capacitances of the pulsed laser diode driver. Once again, such conventional solutions teach away from adding yet additional capacitance to the pulsed laser diode driver. Because conventional solutions rely on parasitic capacitances and inductances of the conventional laser driver, modifying parameters such as a pulse width might require a redesign or re-layout of the conventional solution. By comparison, parameters, such as a pulse width, of the pulsed laser diode drivers disclosed herein can be tuned by simply changing a component value.
(20) Multi-channel laser diodes are conventionally produced on a single monolithic substrate housed in a laser diode package. Conventionally, a single pin of the laser diode package is connected to all of the laser diode cathodes as a group (i.e., “common cathode”), whereas each laser diode anode is individually connected to a respective pin of the laser diode package. Pulsing each laser diode independently conventionally requires a switch in the laser diode anode current path to select which laser diode fires. However, an N-type switch conventionally requires a bootstrap circuit to level-shift a gate drive of that switch when the laser diode current path is enabled. Such bootstrap circuitry adds complexity and cost to a pulsed laser diode driver design. Thus, disclosed herein are embodiments of a multi-channel pulsed laser diode driver circuit for independently driving laser diodes of a common cathode multi-channel laser diode package advantageously using N-type switches without any bootstrap circuitry.
(21) A repetition rate of a multi-channel laser diode driver, as well as of each of the pulsed laser diode drivers described herein, is limited by a charging time of each channel's source capacitor which is described below. The pulsed laser diode drivers described herein create narrow (e.g., 1-5 nsec) high-current pulses (e.g., 40 amp) through a driven laser diode. The instantaneous power in the driven laser diode is therefore high (e.g., in the order of hundreds of watts). For many applications (e.g., Lidar), the duty cycle of the pulse is generally 0.01% or less to limit a total power dissipated in the laser diode, which results in an upper limit to a repetition rate. In conventional pulsed laser diode driver applications, a resistor is used to charge source capacitors during each cycle. In such conventional solutions, an RC time constant of charging circuits is typically not an issue because the duty cycle is so low. However, for applications that require a higher repetition rate for laser pulses, the RC time constant of conventional charging circuits creates an undesirable limitation. Thus, in any of the embodiments disclosed herein, each source resistor of a given laser diode driver may be advantageously replaced by an actively controlled source switch that quickly charges an associated source capacitor.
(22) Typical resonant driver designs require a damping resistor to minimize ringing duration. However, the added damping resistor dissipates power which lowers the overall power efficiency of the design. Thus, in some embodiments, a pulsed laser diode driver is disclosed that advantageously switches a damping resistor into the resonant circuit during portions of a switching sequence during which the damping resistor critically damps ringing, and switches the damping resistor out of the resonant circuit during portions of the switching sequence when the damping resistor is not providing a positive benefit to the resonant circuit, thereby increasing an overall power efficiency of the pulsed laser diode driver as compared to one that includes a damping resistor for the entirety of a switching sequence.
(23) For some applications, the amplitude of a high-current pulse delivered by a pulsed laser diode driver, such as any of those disclosed herein, may need to be adjusted in amplitude from pulse to pulse. Thus, in some embodiments, any of the pulsed laser diode drivers disclosed herein may be advantageously configured to adjust an amplitude of the high-current pulse delivered to one or more laser diodes on a pulse-to-pulse basis.
(24)
(25) Topologies of the pulsed laser diode drivers 101-103 vary with respect to the placement of the bypass capacitor C.sub.BP. In each of the topologies of the pulsed laser diode drivers 101-103, a first terminal of the source resistor R.sub.S is configured to be directly electrically connected to the DC input voltage V.sub.in. A first terminal of the source capacitor C.sub.S is directly electrically connected to a second terminal of the source resistor R.sub.S, and a second terminal of the source capacitor C.sub.S is directly electrically connected to a first terminal of the damping resistor R.sub.Damp. A second terminal of the damping resistor R.sub.Damp is directly electrically connected to a bias voltage node such as ground. Thus, the second terminal of the source capacitor C.sub.S is electrically coupled to the bias voltage node. A first terminal of the inductor L.sub.S is directly electrically connected to the second terminal of the source resistor R.sub.S and to the first terminal of the source capacitor C.sub.S. A drain node of the bypass switch M.sub.BP is directly electrically connected to a second terminal of the inductor L.sub.S, and a source node of the bypass switch M.sub.BP is directly electrically connected to the bias voltage node. An anode of the laser diode D.sub.L is directly electrically connected to the second terminal of the inductor L.sub.S, and a cathode of the laser diode D.sub.L is directly electrically connected to a drain node of the laser diode switch M.sub.DL. A source node of the laser diode switch M.sub.DL is directly electrically connected to the bias voltage node.
(26) The bypass switch M.sub.BP is configured to receive the bypass switch gate driver signal GATE.sub.BP at a gate node, the bypass switch gate driver signal GATE.sub.BP being operable to turn the bypass switch M.sub.BP on or off based on a voltage level of the bypass switch gate driver signal GATE.sub.BP. Similarly, the laser diode switch M.sub.DL is configured to receive the laser diode switch gate driver signal GATE.sub.DL at a gate node, the laser diode switch gate driver signal GATE.sub.DL being operable to turn the laser diode switch M.sub.DL on or off based on a voltage level of the laser diode switch gate driver signal GATE.sub.DL. In some embodiments, the pulsed laser diode driver circuits disclosed herein include one or more bootstrap circuits or other level-shifting circuits to drive one or more high-side switches. Either or both of the bypass switch M.sub.BP and the laser diode switch M.sub.DL can be implemented as N-type switches or P-type switches. In some embodiments, the bypass switch M.sub.BP and the laser diode switch M.sub.DL are implemented as Silicon-based or Silicon-Carbide-based field-effect transistors (FETs). Two or more components described herein as having terminals that are directly electrically connected have a DC current path between the respective terminals of the two or more components. For example, a first and second component are not directly electrically connected via a capacitor or inductor connected in series between the first component and the second component.
(27) As shown in the simplified circuit schematic of the pulsed laser diode driver 101 of
(28) In some embodiments, the pulsed laser diode drivers 101-103 are configured to receive the DC input voltage V.sub.in having a voltage range from about 10V to 20V, which is advantageously lower than an input voltage used by many conventional pulsed laser diode drivers. The inductor L.sub.S is a physical component added to the pulsed laser diode drivers 101-103 (i.e., as opposed to a representation of a parasitic inductance caused by components or interconnections such as bond wires). Similarly, the bypass capacitor C.sub.BP is a physical component added to the pulsed laser diode drivers 101-103 (i.e., as opposed to a representation of a parasitic capacitance). One advantage of using physical inductor and capacitor components rather than using parasitic inductances is that values of the inductor L.sub.S and the bypass capacitor C.sub.BP can be easily modified by a designer or even an end-user. By comparison, conventional designs that rely on parasitic reactances may require re-design and/or re-layout to change an operating parameter.
(29) As disclosed herein, values of the DC input voltage V.sub.in, the inductance of the inductor L.sub.S, the capacitance of the source capacitor C.sub.S, the resistance of the damping resistor R.sub.Damp, and the capacitance of the bypass capacitor C.sub.BP can advantageously be selected (“tuned”) to achieve a desired operation of the pulsed laser diode drivers 101-103 (e.g., a charge time, a pulse width, a pulse voltage, a pulse current). For example, a pulse width of the current i.sub.DL flowing through the laser diode D.sub.L can be tuned by adjusting the capacitance value of the bypass capacitor C.sub.BP. A peak current level of the pulse of current i.sub.DL flowing through the laser diode D.sub.L can be tuned by adjusting the source voltage V.sub.s on the supply capacitor C.sub.S. A capacitance value of the source capacitor C.sub.S can be tuned to adjust a timing delay of the current pulse and an upper range of the current i.sub.DL through the laser diode D.sub.L. Resistance values of the damping resistor R.sub.Damp are dependent on the capacitance value of the supply capacitor C.sub.S and can be tuned within a range of values such that at a lower resistance, a lower frequency resonance of the pulsed laser diode drivers disclosed herein is underdamped (e.g., at about R.sub.Damp=0.1 Ohm), or is critically damped (e.g., at about R.sub.Damp=0.4 Ohm). The damping resistor R.sub.Damp is operable to prevent current of the generated resonant waveform from becoming negative which could thereby enable a body diode of the bypass switch M.sub.BP or the laser diode switch M.sub.DL. Although a resulting maximum current level of the current i.sub.DL through the laser diode D.sub.L is lower for the critically damped case, the current level can be easily adjusted by raising the voltage level of the DC input voltage V.sub.in. In other embodiments, the damping resistor R.sub.Damp is removed entirely from the design (i.e., the second terminal of the source capacitor C.sub.S is directly electrically connected to the bias voltage node). In yet other embodiments, the resistance value of the damping resistor R.sub.Damp is set to zero Ohms.
(30) In some embodiments, the DC input voltage Vin is about 15V, the inductance of the inductor L.sub.S is about 6 nH, the capacitance of the source capacitor C.sub.S is about 100 nF, the resistance of the damping resistor R.sub.Damp is about 0.1 Ohms, and the capacitance of the bypass capacitor C.sub.BP is about 1 nF. In some embodiments, a voltage at the first terminal of the damping resistor R.sub.Damp is received by the controller 120 to provide an indication of a current flow through the damping resistor R.sub.Damp.
(31) In some or all of the embodiments disclosed herein, to produce around a 40 A high-current pulse through the laser diode (or laser diodes) D.sub.L, the DC input voltage V.sub.in may range from 10-15 volts. In some such embodiments, the inductance of inductor L.sub.S may range from 5-10 nH, the value of which determines the amount of flux delay to produce the required current. In some such embodiments, the inductance of the inductor L.sub.S is selected to be an order of magnitude greater than a parasitic inductance of a printed circuit board (PCB) in which the pulsed laser diode driver is implemented. In some embodiments, the resistance of the damping resistor R.sub.S ranges from 100-200 mOhm. A capacitance of the bypass capacitor C.sub.BP determines the pulse width of the high-current pulse through the laser diode(s) D.sub.L, and in some embodiments ranges in capacitance from 1-5 nF. In some such embodiments, a capacitance of the supply capacitor C.sub.S ranges from 25-100 nF depending on a peak current of the high-current pulse through the laser diode(s) D.sub.L that is required or desired. The smaller the supply capacitor C.sub.S, the higher the DC input voltage Vin is needed to get the required or desired peak current of the high-current pulse through the laser diode(s) D.sub.L. In some such embodiments, a smallest capacitance value of the supply capacitor C.sub.S that can still deliver the needed or desired peak current of the high-current pulse through the laser diode(s) D.sub.L is selected because all the remaining energy after the high-current pulse is shunted to ground and is wasted, thereby lowering a power efficiency of the pulsed laser diode driver.
(32) The controller 120 may be integrated with any embodiment of the pulsed laser diode drivers disclosed herein, or it may be a circuit or module that is external to any embodiment of the pulsed laser diode drivers disclosed herein. The controller 120 is operable to generate one or more gate drive signals having a voltage level that is sufficient to control one or more laser diode switches M.sub.DL and one or more bypass switches M.sub.BP. Additionally, the controller 120 is operable to sense a voltage and/or current at any of the nodes 110 and 112 and at nodes that are similar to, or the same as, the nodes 110 and 112 as described herein, or at still other nodes of the pulsed laser diode drivers disclosed herein. The controller 120 may include one or more timing circuits, look-up tables, processors, memory, or other modules to control the pulsed laser diode drivers disclosed herein. Operation of the pulsed laser diode drivers 101-103 is explained in detail with respect to simplified plots 201-207 of
(33)
(34) The simplified plot 201 illustrates a voltage plot of the bypass switch gate driver signal GATE.sub.BP 220, a voltage plot of the laser diode switch gate driver signal GATE.sub.DL 221, a current plot of the current i.sub.LS through the inductor L.sub.S 222, a current plot of the current i.sub.DL through the laser diode D.sub.L 223, and a voltage plot of the source voltage V.sub.S 224 at the source capacitor C.sub.S, all over the same duration of time. Details of these signals are described below. The voltage plots of the bypass switch gate driver signal GATE.sub.BP 220 and the laser diode switch gate driver signal GATE.sub.DL 221 have been level-shifted for readability, but are, in actuality, low voltage inputs. Additionally, the voltage plots of the bypass switch gate driver signal GATE.sub.BP 220 and the laser diode switch gate driver signal GATE.sub.DL 221 assume that the laser diode switch M.sub.DL and the bypass switch M.sub.BP are NFET devices. However, if PFET devices are used instead, the polarity of the bypass switch gate driver signal GATE.sub.BP 220 and the laser diode switch gate driver signal GATE.sub.DL 221 are inverted.
(35) Upon receiving (e.g., from the controller 120) an asserted level of the bypass switch gate driver signal GATE.sub.BP 220 at the gate node of the bypass switch M.sub.BP, the bypass switch M.sub.BP is enabled (i.e., transitioned to an ON-state). Similarly, upon receiving (e.g., from the controller 120) an asserted level of the laser diode switch gate driver signal GATE.sub.DL 221 at the gate node of the laser diode switch M.sub.DL, the laser diode switch M.sub.DL is enabled. As highlighted in the plot 202, when the bypass switch M.sub.BP is enabled, the rising current i.sub.LS 222 begins to flow through the inductor L.sub.S, thereby building magnetic flux at the inductor L.sub.S. When the current i.sub.LS 222 has reached a desired level (e.g., as determined by the controller 120 using sensed current, voltage, a timer circuit, or as determined by design constraints), a de-asserted level of the bypass switch gate driver signal GATE.sub.BP 220 is received (e.g., from the controller 120) at the gate node of the bypass switch M.sub.BP, thereby disabling the bypass switch M.sub.BP (i.e., transitioned to an OFF-state). As highlighted in the plot 203, when the bypass switch M.sub.BP is disabled, the current i.sub.LS 222 which has built up through the inductor L.sub.S, having no other current path, is redirected through the laser diode D.sub.L, causing a short (e.g., 1 ns-5 ns), high-current (e.g., >30 Å) pulse to flow through the laser diode D.sub.L, thereby causing the laser diode D.sub.L to emit a pulse of laser light. Because energy in the form of flux has been stored at the inductor L.sub.S, the high-current pulse i.sub.DL that flows through the laser diode D.sub.L can be significantly greater than the current i.sub.LS that flows through the inductor L.sub.S. Values of the reactive components of the laser diode drivers disclosed herein can be advantageously selected to generate a desired current amplitude of the high-current pulse i.sub.DL.
(36) After emission from the laser diode D.sub.L, the bypass switch M.sub.BP is reenabled by an asserted level of the bypass switch gate driver signal GATE.sub.BP 220, and the laser diode switch M.sub.DL is maintained in an enabled state by an asserted level of the laser diode switch gate driver signal GATE.sub.DL 221. As highlighted in the plot 204, the bypass switch M.sub.BP and the laser diode switch M.sub.DL are both advantageously maintained in the enabled state as the source voltage V.sub.S 224 stored at the source capacitor C.sub.S is discharged. As highlighted in the plot 205, while the bypass switch M.sub.BP and the laser diode switch M.sub.DL are maintained in the enabled state, the current i.sub.DL 223 through the laser diode D.sub.L (and importantly, through the parasitic inductance L.sub.DL of the laser diode D.sub.L) diminishes to zero. Thereafter, both the bypass switch M.sub.BP and the laser diode switch M.sub.DL are disabled by de-asserted levels (e.g., from the controller 120) of the bypass switch gate driver signal GATE.sub.BP 220 and the laser diode switch gate driver signal GATE.sub.DL 221. Because the laser diode switch M.sub.DL is not disabled until a current through the parasitic inductance L.sub.DL of the laser diode D.sub.L has diminished to zero, a high voltage spike advantageously does not develop at the anode of the laser diode D.sub.L as there is no rapid change in current through the parasitic inductance L.sub.DL. Because such high voltage spikes are advantageously mitigated, the laser diode switch M.sub.DL does not need to be selected to withstand high voltages, thereby simplifying the design and reducing the cost of the pulsed laser diode drivers disclosed herein as compared to conventional solutions. Additionally, because such high voltage spikes are mitigated, the pulsed laser diode drivers disclosed herein do not require voltage snubbing circuits that are commonly used in conventional solutions, thereby further simplifying the design and reducing the cost of the pulsed laser diode drivers disclosed herein as compared to conventional solutions.
(37) The high-current pulse 223 is a first and largest peak of the resonant waveform developed by reactive components of the pulsed laser diode driver circuit. These reactive components include the source capacitor C.sub.S, the inductor L.sub.S, the parasitic inductance L.sub.DL of the laser diode D.sub.L, and the bypass capacitor C.sub.BP. In addition to the advantages described above, the bypass switch M.sub.BP also reduces subsequent resonant waveform “ringing” of the resonant waveform after the high-current pulse 223 is generated. As shown in the plot 206, if a bypass switch gate driver signal GATE.sub.BP 220′ is not asserted after a high-current pulse i.sub.DL 223′ is generated, ringing occurs on the current i.sub.LS 222′ through the inductor L.sub.S, on the current i.sub.DL 223′ through the laser diode D.sub.L, and on the source voltage V.sub.S 224′ at the source capacitor C.sub.S. As shown, the high-current pulse 223 through the laser diode D.sub.L corresponds to a peak (e.g., maximum, or local maximum, amplitude) current of a resonant waveform of current i.sub.DL 223′ developed at the anode of the laser diode D.sub.L.
(38) As previously described, values of the source capacitor C.sub.S, the inductor L.sub.S and the bypass capacitor C.sub.BP may be advantageously selected or “tuned” by a designer to meet desired performance criteria of the pulsed laser diode driver disclosed herein. For example, a capacitance value of the bypass capacitor C.sub.BP may be selected based on a desired pulse width of the current i.sub.DL through the laser diode D.sub.L. The plot 207 shows the pulse 223 generated when the capacitance of the bypass capacitor C.sub.BP is equal to 1 nF, and a pulse 223″ generated when the capacitance of the bypass capacitor C.sub.BP is equal to 4 nF. In use cases where a wider pulse, such as the pulse 223″, is desired, the source voltage V.sub.S may be raised accordingly. Additionally, in some embodiments, the width of the de-asserted portion of the bypass switch gate driver signal GATE.sub.BP 220 is widened to accommodate a wider pulse.
(39)
(40) At a precharge step 301, the bypass switch M.sub.BP and the laser diode switch M.sub.DL are off (i.e., not conducting). During the precharge step 301, the source capacitor C.sub.S is charged through the source resistor R.sub.S. At a preflux step 302, the bypass switch M.sub.BP and the laser diode switch M.sub.DL are transitioned to an ON-state, thereby allowing the current i.sub.LS to flow through the inductor L.sub.S to store energy in the form of magnetic flux at the inductor L.sub.S. Even though both of the switches (M.sub.DL, M.sub.BP) are in an ON-state at the preflux step 302, the bypass path through the bypass switch M.sub.BP will carry all of the current i.sub.LS because a bandgap voltage of the laser diode D.sub.L needs to be overcome to allow current to flow through the laser diode D.sub.L.
(41) In some embodiments, the laser diode switch M.sub.DL is transitioned to an ON-state after the bypass switch M.sub.BP is transitioned to an ON-state. At a pulse generation step 303, the bypass switch M.sub.BP is transitioned to an OFF-state while the laser diode switch M.sub.DL is maintained in an ON-state, thereby generating the high-current pulse through the laser diode D.sub.L. When the bypass switch M.sub.BP is transitioned to the OFF-state, voltage at the anode of the laser diode D.sub.L rises quickly, until the bandgap voltage of the laser diode D.sub.L is overcome and the laser diode D.sub.L begins to conduct current. Because of a resonant circuit formed by the bypass capacitor C.sub.BP and the parasitic inductance L.sub.DL of the laser diode D.sub.L, the voltage formed at the anode of the laser diode D.sub.L will advantageously rise as high as necessary to overcome the bandgap voltage of the laser diode D.sub.L and will generally be higher than the source voltage V.sub.S.
(42) At a discharge step 304, the bypass switch M.sub.BP and the laser diode switch M.sub.DL are maintained in an ON-state to drain charge stored at the source capacitor C.sub.S, thereby reducing the current i.sub.DL through the parasitic inductance L.sub.DL to advantageously eliminate a high voltage spike at the anode of the laser diode D.sub.L when the laser diode switch M.sub.DL is transitioned to an OFF-state. At step 305, the bypass switch M.sub.BP and the laser diode switch M.sub.DL are transitioned to an OFF-state, thereby returning to the precharge state at step 301. Because the source voltage V.sub.S at the source capacitor C.sub.S is completely discharged at the end of the discharge step 304, there is very little current through the laser diode D.sub.L. Thus, there is advantageously very little overshoot when the switches M.sub.DL, M.sub.BP are transitioned to the OFF-state at step 305, thereby preventing damage to the laser diode D.sub.L and the switches M.sub.DL, M.sub.BP. The time interval of the overall pulse and bypass signals is selected, in some embodiments, such that the source capacitor C.sub.S is fully discharged before the switches M.sub.DL, M.sub.BP are transitioned to the OFF-state at step 305.
(43) Other topologies of pulsed laser drivers, having the same or similar advantages and having similar operation as that of the pulsed laser diode drivers 101-103, are disclosed below. The example topologies disclosed herein are not an exhaustive list of possible topologies that have the same or similar advantages and similar operation as that of the pulsed laser diode drivers 101-103. For example, one of skill in the art will appreciate that some modifications can be made while still adhering to the general principle of operation disclosed herein. Such modifications include placement of the bypass capacitor C.sub.BP, component values, and the addition of serially connected components that provide a DC current path.
(44)
(45) Also shown is the controller 120, nodes 410, 412, respective parasitic inductances L.sub.DL.sup.1-L.sub.DL.sup.n of the laser diodes D.sub.L.sup.1-D.sub.L.sup.n, the DC input voltage V.sub.in, the source voltage V.sub.S at the source capacitor C.sub.S, the current i.sub.LS through the inductor L.sub.S, respective currents i.sub.DL.sup.1-i.sub.DL.sup.n through the laser diodes D.sub.L.sup.1-D.sub.L.sup.n, and the bypass switch gate driver signal GATE.sub.BP. The pulsed laser diode drivers 401-402 each utilize respective laser diode switch gate driver signals GATE.sub.DL.sup.1-GATE.sub.DL.sup.n, whereas the pulsed laser diode drivers 403-404 use a single laser diode switch gate driver signal GATE.sub.DL.sup.1. Electrical connections of the pulsed laser diode drivers 401-404 are similar to, or the same as, those described with respect to the pulsed laser diode drivers 101-103. Topologies of the pulsed laser diode drivers 401-404 vary with respect to the placement of the bypass capacitor C.sub.BP.
(46) As shown in the simplified circuit schematics of the pulsed laser diode driver 401 of
(47) In some embodiments, the controller 120 is configured to determine how many of the laser diodes D.sub.L.sup.1-D.sub.L.sup.n are enabled simultaneously and to adjust a voltage level of the DC input voltage V.sub.in in accordance with that determination to supply a required amount of current (e.g., using a digitally adjustable voltage source (described below) controlled by a digital control signal from the controller 120).
(48)
(49) Also shown is the controller 120, nodes 510, 512, the parasitic inductance L.sub.DL of the laser diode D.sub.L, the DC input voltage V.sub.in, the source voltage V.sub.S at the source capacitor C.sub.S, the current i.sub.LS through the inductor L.sub.S, the current i.sub.DL through the laser diode D.sub.L, the bypass switch gate driver signal GATE.sub.BP, and the laser diode switch gate driver signal GATE.sub.DL. Most of the electrical connections of the pulsed laser diode drivers 501-504 are similar to, or the same as, those described with respect to the pulsed laser diode drivers 101-103. However, in contrast to the low-side configuration of the pulsed laser diode drivers 101-103, the drain node of the laser diode switch M.sub.DL is directly electrically connected to the second terminal of the inductor L.sub.S and to the drain node of the bypass switch M.sub.BP. The source node of the laser diode switch M.sub.DL is directly electrically connected to the anode of the laser diode D.sub.L, and the cathode of the laser diode D.sub.L is directly electrically connected to the bias voltage node. Topologies of the pulsed laser diode drivers 501-504 vary with respect to placement of the bypass capacitor C.sub.BP.
(50) As shown in the simplified circuit schematic of the pulsed laser diode driver 501 of
(51)
(52) Also shown is the controller 120, nodes 610, 612, 614, respective parasitic inductances L.sub.DL.sup.1-L.sub.DL.sup.n of the laser diodes D.sub.L.sup.1-D.sub.L.sup.n, the DC input voltage V.sub.in, the source voltage V.sub.S at the source capacitor C.sub.S, the current i.sub.LS through the inductor L.sub.S, respective currents i.sub.DL.sup.1-i.sub.DL.sup.n through the laser diodes D.sub.L.sup.1-D.sub.L.sup.n, the bypass switch gate driver signal GATE.sub.BP, and respective laser diode switch gate driver signals GATE.sub.DL.sup.1-GATE.sub.DL.sup.n of the laser diode switches M.sub.DL.sup.1-M.sub.DL.sup.n.
(53) Most of the electrical connections of the pulsed laser diode drivers 601-604 are similar to, or are the same as, those described with respect to the pulsed laser diode drivers 501-504. However, topologies of the pulsed laser diode drivers 601-604 vary from one another with respect to placement of the bypass capacitor C.sub.BP.
(54) As shown in the simplified circuit schematic of the pulsed laser diode driver 601 of
(55) In some embodiments, the controller 120 is operable to determine how many of the laser diodes D.sub.L.sup.1-D.sub.L.sup.n are enabled simultaneously and to adjust a voltage level of the DC input voltage V.sub.in in accordance with that determination to supply a required amount of current (e.g., using a digitally adjustable voltage source (described below) controlled by a digital control signal from the controller 120).
(56)
(57) Also shown is the controller 120, nodes 710, 712, the parasitic inductance L.sub.DL of the laser diode D.sub.L, the DC input voltage V.sub.in, the source voltage V.sub.S at the source capacitor C.sub.S, the current i.sub.LS through the inductor L.sub.S, the current i.sub.DL through the laser diode D.sub.L, the currents i.sub.DL.sup.1-i.sub.DL.sup.n through the two or more laser diodes D.sub.L.sup.1-D.sub.L.sup.n, the bypass switch gate driver signal GATE.sub.BP, and the laser diode switch gate driver signal GATE.sub.DL of the laser diode switch M.sub.DL.
(58) Most of the electrical connections of the pulsed laser diode drivers 701-704 are similar to, or the same as those described with respect to the pulsed laser diode drivers 501-503. However, in contrast to the high-side configuration of the pulsed laser diode drivers 501-503, the drain node of the bypass switch M.sub.BP is directly electrically connected to the source node of the laser diode switch M.sub.DL and to the anode of the laser diode D.sub.L. The source node of the bypass switch M.sub.BP is directly electrically connected to the bias voltage node. Thus, as shown in the simplified circuit schematics of the pulsed laser diode drivers 701-704, the laser diode D.sub.L may be driven by the half-bridge configuration of the bypass switch M.sub.BP and the laser diode switch M.sub.DL. Topologies of the pulsed laser diode drivers 701-704 vary with respect to placement of the bypass capacitor C.sub.BP.
(59) As shown in the simplified circuit schematic of the pulsed laser diode driver 701 of
(60) As shown in the simplified circuit schematic of the pulsed laser diode driver 705 of
(61)
(62) The pulsed laser diode drivers 801-802 differ in placement of the bypass capacitor C.sub.BP. As shown in
(63) In other embodiments, the respective positions of the inductor L.sub.S and the laser diode switch M.sub.DL in either of the pulsed laser diode drivers 801-802, can be exchanged such that the first terminal of the inductor L.sub.S is directly electrically connected to the first terminal of the source capacitor C.sub.S, and the drain terminal of the laser diode switch M.sub.DL is directly electrically connected to the second terminal of the inductor L.sub.S.
(64)
(65) The pulsed laser diode drivers 901-902 differ in placement of the bypass capacitor C.sub.BP. As shown in
(66) Embodiments of the pulsed laser diode drivers disclosed herein are additionally or alternatively operable to provide current pulses to devices other than laser diodes. For instance, embodiments of the pulsed laser diode drivers disclosed herein are operable to provide a current pulse to a light-emitting diode (i.e., a non-laser LED). Additionally, embodiments of the pulsed laser diode drivers disclosed herein are operable to provide a current pulse to another circuit or device, having no laser diode, that is configured to receive a current pulse for a purpose other than emitting light.
(67) In some embodiments, two or more instances of the laser diode drivers disclosed herein are configured to drive respective laser diodes. For example, four instances of the pulsed laser diode driver 802 may be used to drive a laser diode package that includes four laser diodes. In such an embodiment, each of the laser diodes in the laser diode package is driven by an instance of the pulsed laser diode driver 802.
(68)
(69) The source resistor Rs.sup.1, the source capacitor C.sub.S.sup.1, the inductor Ls.sup.1, the bypass switch M.sub.BP.sup.1, the bypass capacitor C.sub.BP.sup.1, and the laser diode D.sub.L.sup.1 are associated with a first channel of the multi-channel pulsed laser diode driver 1002. Similarly, the source resistor Rs.sup.n, the source capacitor C.sub.S.sup.n, the inductor Ls.sup.n, the bypass switch M.sub.BP.sup.n, the bypass capacitor C.sub.BP.sup.n, and the laser diode D.sub.L.sup.n are associated with an n.sup.th channel of the multi-channel pulsed laser diode driver 1002, where n is a number greater than one (e.g., two, three, four, eight, 16, 32, 64, 128, etc.). By controlling (e.g., by the controller 120) respective switch timings (i.e., an on/off duration) of the bypass switches M.sub.BP.sup.1 through M.sub.BP.sup.n in conjunction with controlling a switch timing of the laser diode switch M.sub.DL each of the laser diodes D.sub.L.sup.1 through D.sub.L.sup.n are advantageously independently controlled. Operation of each channel of the multi-channel pulsed laser diode driver 1002 is similar to, or the same as, operation of the pulsed laser diode driver 101 described with reference to
(70) An example embodiment of a four-channel (i.e., n=4) multi-channel pulsed laser diode driver 1004 is shown in
(71) The source resistor Rs.sup.1, the source capacitor C.sub.S.sup.1, the inductor Ls.sup.1, the bypass switch M.sub.BP.sup.1, the bypass capacitor C.sub.BP.sup.1, and the laser diode D.sub.L.sup.1 are associated with a first channel of the multi-channel pulsed laser diode driver 1004; the source resistor Rs.sup.2, the source capacitor C.sub.S.sup.2, the inductor Ls.sup.2, the bypass switch M.sub.BP.sup.2, the bypass capacitor C.sub.BP.sup.2, and the laser diode D.sub.L.sup.2 are associated with a second channel of the multi-channel pulsed laser diode driver 1004; the source resistor Rs.sup.3, the source capacitor C.sub.S.sup.3, the inductor Ls.sup.3, the bypass switch M.sub.BP.sup.3, the bypass capacitor C.sub.BP.sup.3, and the laser diode D.sub.L.sup.3 are associated with a third channel of the multi-channel pulsed laser diode driver 1004, and the source resistor Rs.sup.4, the source capacitor C.sub.S.sup.4, the inductor Ls.sup.4, the bypass switch M.sub.BP.sup.4, the bypass capacitor C.sub.BP.sup.4, and the laser diode D.sub.L.sup.4 are associated with a fourth channel of the multi-channel pulsed laser diode driver 1004. The laser diode switch M.sub.DL is associated with each of the channels of the multi-channel pulsed laser diode driver 1004.
(72) As described above, each channel of the multi-channel pulsed laser diode driver 1004 has an associated source resistor, source capacitor, inductor, bypass switch, bypass capacitor, and laser diode. By controlling (e.g., by the controller 120) respective switch timings (i.e., an on/off duration) of the bypass switches M.sub.BP.sup.1 through M.sub.BP.sup.4 in conjunction with controlling a switch timing of the laser diode switch M.sub.DL, each of the laser diodes D.sub.L.sup.1 through D.sub.L.sup.4 is advantageously independently controlled.
(73) Operation of each channel of the multi-channel pulsed laser diode driver 1004 is similar to, or the same as operation of the pulsed laser diode driver 101 described with reference to
(74) Simplified example waveforms 1102 of signals related to the operation of the multi-channel pulsed laser diode driver 1004 are shown in
(75) As indicated by the legend 1101, the simplified waveforms 1102 of
(76) Each of the expanded regions of interest 1104, 1106, 1108, and 1110 illustrate a pre-flux interval of a selected channel during which an inductor current of that channel's inductor is ramping up, a very short pulse interval during which current through that channel's inductor is directed through that channel's laser diode, and a discharge interval in accordance with steps 301 through 305 described with reference to
(77) Additional simplified example waveforms 1202 of signals related to the operation of the multi-channel pulsed laser diode driver 1004 of
(78) As shown, when a first channel of the multi-channel pulsed laser diode driver 1004 is enabled (illustrated by waveform 1231), an anode voltage 1211 at node 1011 of the laser diode D.sub.L.sup.1 rises in conjunction with a rising voltage at node 1021 of the source capacitor C.sub.S.sup.1. Upon enabling the laser diode switch M.sub.DL and momentarily disabling the bypass switch M.sub.BP.sup.1, current flows through the laser diode D.sub.L.sup.1, thereby emitting a laser pulse as described above. Similarly, when a second channel of the multi-channel pulsed laser diode driver 1004 is enabled (illustrated by waveform 1232), an anode voltage 1212 at node 1012 of the laser diode D.sub.L.sup.2 rises in conjunction with a rising voltage at node 1022 of the source capacitor C.sub.S.sup.2. Upon enabling the laser diode switch M.sub.DL and momentarily disabling the bypass switch M.sub.BP.sup.2, current flows through the laser diode D.sub.L.sup.2, thereby emitting a laser pulse as described above. Operation of the third and fourth channels of the multi-channel laser diode driver 1004 are similar.
(79) A repetition rate of the multi-channel pulsed laser diode driver 1004, as well as each of the pulsed laser diode drivers described above, is limited by a charging time of each channel's source capacitor. The pulsed laser diode drivers described above create narrow (e.g., 1-5 nsec) high-current pulses (e.g., 40 amp) through a driven laser diode. The instantaneous power in the driven laser diode is therefore high (e.g., in the order of hundreds of watts). However, for many applications (e.g., Lidar), the duty cycle of the pulse is generally 0.01% or less to limit the total power dissipated in the laser diode which results in an upper limit to a repetition rate. In conventional laser diode driver applications, a resistor is used to charge storage (i.e., source) capacitors during each cycle. In such conventional solutions, an RC time constant of such charging circuits is typically not an issue because the duty cycle is so low. However, for applications that require a high repetition rate for laser pulses, the RC time constant of conventional charging circuits creates an undesirable limitation. In any of the embodiments disclosed herein, each source resistor of a given pulsed laser diode driver may be advantageously replaced by an actively controlled source switch that quickly charges an associated source capacitor. Activation of the source switch is synchronized with switching the one or more bypass switches and one or more laser diode switches of a given pulsed laser diode driver such that the source switch is enabled prior to a laser diode pulse generation interval.
(80)
(81)
(82)
(83)
(84)
(85)
(86)
(87)
(88)
(89) Simplified example waveforms 1402 of signals related to the operation of the multi-channel pulsed laser diode driver 1309 of
(90)
(91) As shown in
(92) The bypass switch M.sub.BP is configured to receive the bypass switch gate driver signal GATE.sub.BP at a gate node (e.g., from the controller 120), the bypass switch gate driver signal GATE.sub.BP being operable to turn the bypass switch M.sub.BP on or off based on a voltage level of the bypass switch gate driver signal GATE.sub.BP. The source switch M.sub.S is configured to receive the source switch gate driver signal GATE.sub.S at a gate node (e.g., from the controller 120), the source switch gate driver signal GATE.sub.S being operable to turn the source switch M.sub.S on or off based on a voltage level of the source switch gate driver signal GATE.sub.S. Similarly, the flux switch M.sub.FLUX is configured to receive the flux switch gate driver signal GATE.sub.FLUX at a gate node (e.g., from the controller 120), the flux switch gate driver signal GATE.sub.FLUX being operable to turn the flux switch M.sub.FLUX on or off based on a voltage level of the flux switch gate driver signal GATE.sub.FLUX. Any or all of the bypass switch M.sub.BP, the source switch M.sub.S, and/or the flux switch M.sub.FLUX can be implemented as N-type switches or P-type switches. In some embodiments, the bypass switch M.sub.BP, the source switch M.sub.S, and/or the flux switch M.sub.FLUX are implemented as Silicon-based or Silicon-Carbide-based field-effect transistors (FETs).
(93) In some embodiments, the pulsed laser diode driver 1501 is configured to receive the DC input voltage V.sub.in having a voltage range from about 10V to 20V, which is advantageously lower than an input voltage used by many conventional pulsed laser diode drivers. The inductor L.sub.S is a physical component added to the pulsed laser diode driver 1501 (i.e., as opposed to a representation of a parasitic inductance caused by components or interconnections such as bond wires). Similarly, the bypass capacitor C.sub.BP is a physical component added to the pulsed laser diode driver 1501 (i.e., as opposed to a representation of a parasitic capacitance). One advantage of using physical inductor and capacitor components rather than using parasitic inductances and capacitances is that values of the inductor L.sub.S and the bypass capacitor C.sub.BP can be easily modified by a designer or even an end-user. By comparison, conventional designs that rely on parasitic reactances may require re-design and/or re-layout to change an operating parameter.
(94) As disclosed herein, values of the DC input voltage V.sub.in, the inductance of the inductor L.sub.S, the capacitance of the source capacitor C.sub.S, the resistance of the damping resistor R.sub.Damp, and the capacitance of the bypass capacitor C.sub.BP can advantageously be selected (“tuned”) to achieve a desired operation of the pulsed laser diode driver 1501 (e.g., a charge time, a pulse width, a pulse voltage, a pulse current). For example, a pulse width of the current i.sub.DL flowing through the laser diode D.sub.L can be tuned by adjusting the capacitance value of the bypass capacitor C.sub.BP. A peak current level of the pulse of current i.sub.DL flowing through the laser diode D.sub.L can be tuned by adjusting the source voltage V.sub.s on the supply capacitor C.sub.S. A capacitance value of the source capacitor C.sub.S can be tuned to adjust a timing delay of the high-current pulse and an upper range of the current i.sub.DL through the laser diode D.sub.L. Resistance values of the damping resistor R.sub.Damp are dependent on the capacitance value of the supply capacitor C.sub.S and can be tuned within a range of values such that at a lower resistance, a lower frequency resonance of the pulsed laser diode drivers disclosed herein is underdamped (e.g., at about R.sub.Damp=0.1 Ohm), or is critically damped (e.g., at about R.sub.Damp=0.4 Ohm). The damping resistor R.sub.Damp is operable to prevent current of the generated resonant waveform from becoming negative which could thereby enable a body diode of the bypass switch M.sub.BP or the flux switch M.sub.FLUX. Although a resulting maximum current level of the current i.sub.DL through the laser diode D.sub.L is lower for the critically damped case, the current level can be easily adjusted by raising the voltage level of the DC input voltage V.sub.in.
(95) In some embodiments, the DC input voltage Vin is about 15V, the inductance of the inductor L.sub.S is about 6 nH, the capacitance of the source capacitor C.sub.S is about 100 nF, the resistance of the damping resistor R.sub.Damp is about 0.1 Ohm, and the capacitance of the bypass capacitor C.sub.BP is about 1 nF. In some embodiments, a voltage at the first terminal of the damping resistor R.sub.Damp is received by the controller 120 to provide an indication of a current flow through the damping resistor R.sub.Damp.
(96) Typical resonant driver designs often require a damping resistor to minimize ringing duration. However, the added damping resistor R.sub.Damp dissipates power which may lower the overall power efficiency of the design as compared to a resonant driver that does not have a damping resistor. Thus, in some embodiments, the pulsed laser diode driver 1501 advantageously allows current to flow through the damping resistor R.sub.Damp during portions of a switching sequence (e.g., the switching sequence 300) in which the damping resistor R.sub.Damp critically damps ringing, and prevents current from flowing through the damping resistor R.sub.Damp during portions of the switching sequence when the damping resistor R.sub.Damp is not needed to damp ringing. The pulsed laser diode driver 1501 allows current to flow through the damping resistor R.sub.Damp by enabling the flux switch M.sub.FLUX and prevents current from flowing through the damping resistor R.sub.Damp by disabling the flux switch M.sub.FLUX. Such dynamic control of current flow through the damping resistor R.sub.Damp advantageously increases an overall power efficiency of the pulsed laser diode driver 1501 as compared to a pulsed laser diode driver circuit that allows current to flow through a damping resistor for the entirety of a switching sequence.
(97) During operation, the source capacitor C.sub.S is discharged through the inductor L.sub.S by the bypass switch M.sub.BP. This configuration provides a maximum peak current through the laser diode D.sub.L but requires the series damping resistor R.sub.Damp to prevent the waveform from ringing for a long duration. Until the ringing stops and the voltage and current are zero, the bypass switch M.sub.BP cannot be turned off. Unfortunately, the damping resistor R.sub.Damp dissipates power as long as current flows through the damping resistor R.sub.Damp. Thus, the pulsed laser diode driver 1501 advantageously provides an optimal power efficiency by preventing current from flowing through the damping resistor R.sub.Damp during an initial precharge step (e.g., step 301 of
(98) During the precharge step (e.g., step 301 of
(99) For example,
(100) With reference to
(101) In the example shown in
(102)
(103) Thus, if a critically damped waveform is desired, an optimal resistance R value of the damping resistor R.sub.Damp can be determined by setting the damping coefficient d in Equation 1 to a value of d=1 and solving Equation 1 for R using the values mentioned above. In the example shown in
(104) In some embodiments, the damping resistor R.sub.Damp can be eliminated by using a weak switch having an on-resistance Rdson that is about the desired resistance value determined using Equation 1. In such embodiments, if adjustment of the resistance value is desired, a segmented FET can be used to thereby allow the on-resistance Rdson to be modified to match the damping resistance required.
(105) Additionally, although it would initially appear that placing the source capacitor C.sub.S in series with the laser diode D.sub.L would raise the required anode voltage to pulse the laser diode D.sub.L, the voltage and current of the source capacitor C.sub.S are 90-degrees out of phase with one another. As shown by waveforms 1624a-b, because the current pulse (i.e., 1623a-b) through the laser diode D.sub.L is advantageously aligned with a peak current amplitude, voltage at the source capacitor C.sub.S at that time is zero due to the 90-degree phase shift. In some embodiments, a beginning of the high-current pulse could be determined by sensing when the source voltage V.sub.S at the source capacitor C.sub.S is at zero, at which point the high-current pulse through the laser diode D.sub.L should begin.
(106) For some applications, the amplitude of a high-current pulse delivered by a resonant circuit such as any of those disclosed herein may need to be adjusted in amplitude from pulse-to-pulse. Thus, in some embodiments, any of the pulsed laser drivers disclosed herein are advantageously operable to configure an amplitude of the high-current pulse delivered to one or more laser diodes on a pulse-to-pulse basis.
(107) As shown in
(108) Use of an adjustable voltage supply, such as a DAC, to provide the DC input voltage V.sub.in to the pulsed laser diode driver circuits disclosed herein is possible because of the advantageously low input voltage requirements for such embodiments. In some embodiments, the adjustable voltage supply is clocked such that the adjustable voltage supply charges the source capacitor C.sub.S described herein only during a first portion of a clock period (e.g., a positive portion). As such, the value of the DC input voltage V.sub.in and a current amplitude of the high-current pulse delivered to the laser diode(s) disclosed herein may be advantageously varied between consecutive high-current pulses through the laser diode(s).
(109)
(110)
(111)
(112) Reference has been made in detail to embodiments of the disclosed invention, one or more examples of which have been illustrated in the accompanying figures. Each example has been provided by way of explanation of the present technology, not as a limitation of the present technology. In fact, while the specification has been described in detail with respect to specific embodiments of the invention, it will be appreciated that those skilled in the art, upon attaining an understanding of the foregoing, may readily conceive of alterations to, variations of, and equivalents to these embodiments. For instance, features illustrated or described as part of one embodiment may be used with another embodiment to yield a still further embodiment. Thus, it is intended that the present subject matter covers all such modifications and variations within the scope of the appended claims and their equivalents. These and other modifications and variations to the present invention may be practiced by those of ordinary skill in the art, without departing from the scope of the present invention, which is more particularly set forth in the appended claims. Furthermore, those of ordinary skill in the art will appreciate that the foregoing description is by way of example only, and is not intended to limit the invention.