DISPLAY DEVICE
20250252922 ยท 2025-08-07
Assignee
Inventors
- Yi-Shiuan Cherng (Miaoli County, TW)
- Chia-Hao Tsai (Miaoli County, TW)
- Yung-Hsun Wu (Miaoli County, TW)
Cpc classification
G09G2300/0861
PHYSICS
G09G2310/08
PHYSICS
G09G3/3233
PHYSICS
International classification
G09G3/3233
PHYSICS
G09G3/20
PHYSICS
Abstract
Provided is a display device. The display device includes a pixel circuit. The pixel circuit includes a first driving transistor, a second driving transistor, and a light emitting diode. The first driving transistor is connected to a first voltage terminal. The second driving transistor is connected to the first voltage terminal. The light emitting diode has a first terminal and a second terminal. The first terminal is connected to the first driving transistor and the second driving transistor. The second terminal is connected to a second voltage terminal. When the pixel circuit presents a first brightness, the light-emitting diode obtains a first current through the first driving transistor. When the pixel circuit presents a second brightness, the light-emitting diode obtains a second current through the second driving transistor. The first brightness is higher than the second brightness. The first current is higher than the second current.
Claims
1. A display device, comprising: at least one pixel circuit, comprising: a first driving transistor electrically connected to a first voltage terminal; a second driving transistor electrically connected to the first voltage terminal; and a light emitting diode having a first terminal and a second terminal, wherein the first terminal is electrically connected to the first driving transistor and the second driving transistor, and the second terminal is electrically connected to a second voltage terminal, wherein when the at least one pixel circuit presents a first brightness, the light emitting diode obtains a first current through the first driving transistor, when the at least one pixel circuit presenting a second brightness, the light emitting diode obtains a second current through the second driving transistor, the first brightness is higher than the second brightness, and a current value of the first current is higher than a current value of the second current.
2. The display device as claimed in claim 1, wherein a material of a semiconductor layer in the first driving transistor is different from a material of a semiconductor layer in the second driving transistor.
3. The display device as claimed in claim 1, wherein a channel width-to-length ratio in the first driving transistor is higher than a channel width-to-length ratio in the second driving transistor.
4. The display device as claimed in claim 1, wherein when the at least one pixel circuit presents the first brightness, the first driving transistor receives a data signal according to a first scan signal and generates the first current according to the data signal, and when the at least one pixel circuit presents the second brightness, the second driving transistor receives the data signal according to a second scan signal and generates the second current according to the data signal.
5. The display device as claimed in claim 4, further comprising: a logic circuit electrically connected to the at least one pixel circuit, and configured to generate the first scan signal and the second scan signal according to a scan enable signal, a scan signal, and an inverted scan signal.
6. The display device as claimed in claim 1, wherein when the at least one pixel circuit presents the first brightness, the light emitting diode obtains a third current through the second driving transistor.
7. The display device as claimed in claim 6, wherein the first current is higher than the third current.
8. The display device as claimed in claim 6, wherein when the at least one pixel circuit presents the second brightness, the light emitting diode obtains a fourth current through the first driving transistor.
9. The display device as claimed in claim 8, wherein the fourth current is lower than the second current.
10. The display device as claimed in claim 1, wherein when the at least one pixel circuit presents the first brightness, the first driving transistor is turned on according to a first control signal during a reset period, and when the at least one pixel circuit presents the second brightness, the second driving transistor is turned on according to a second control signal during the reset period.
11. The display device as claimed in claim 10, wherein the at least one pixel circuit further comprises: a control signal generation circuit configured to generate the first control signal and the second control signal according to a reference signal and at least one reference voltage.
12. The display device as claimed in claim 1, wherein the first driving transistor has a first bottom gate terminal, the second driving transistor has a second bottom gate terminal, and a bias voltage at the first bottom gate terminal is different from a bias voltage at the second bottom gate terminal.
13. The display device as claimed in claim 1, wherein the at least one pixel circuit further comprises: a first scan transistor, wherein a first terminal of the first scan transistor receives a data signal, a second terminal of the first scan transistor is electrically connected to a first terminal of the first driving transistor and a first terminal of the second driving transistor, and a control terminal of the first scan transistor receives a first scan signal; and a second scan transistor, wherein a first terminal of the second scan transistor receives the data signal, a second terminal of the second scan transistor is electrically connected to the first terminal of the first driving transistor and the first terminal of the second driving transistor, and a control terminal of the second scan transistor receives a second scan signal.
14. The display device as claimed in claim 1, wherein the at least one pixel circuit further comprises: a first scan transistor, wherein a first terminal of the first scan transistor receives a first data signal, a second terminal of the first scan transistor is electrically connected to a first terminal of the first driving transistor, and a control terminal of the first scan transistor receives a scan signal; and a second scan transistor, wherein a first terminal of the second scan transistor receives a second data signal, a second terminal of the second scan transistor is electrically connected to a first terminal of the second driving transistor, and a control terminal of the second scan transistor receives the scan signal.
15. The display device as claimed in claim 1, wherein the at least one pixel circuit further comprises: a scan transistor, wherein a first terminal of the scan transistor receives a data signal, a second terminal of the scan transistor is electrically connected to a first terminal of the first driving transistor and a first terminal of the second driving transistor, and a control terminal of the scan transistor receives a scan signal.
16. A display device, comprising: at least one pixel circuit, comprising: a first driving transistor electrically connected to a first voltage terminal; a second driving transistor electrically connected to the first voltage terminal; and a first light emitting diode having a first terminal and a second terminal, wherein the first terminal of the first light emitting diode is electrically connected to the first driving transistor, and the second terminal of the first light emitting diode is electrically connected to a second voltage terminal; and a second light emitting diode having a first terminal and a second terminal, wherein the first terminal of the second light emitting diode is electrically connected to the second driving transistor, and the second terminal of the second light emitting diode is electrically connected to the second voltage terminal, wherein when the at least one pixel circuit presents a first brightness, the first light emitting diode obtains a first current through the first driving transistor, when the at least one pixel circuit presenting a second brightness, the second light emitting diode obtains a second current through the second driving transistor, the first brightness is higher than the second brightness, and a current value of the first current is higher than a current value of the second current.
17. The display device as claimed in claim 16, wherein a material of the semiconductor layer in the first driving transistor is different from a material of the semiconductor layer in the second driving transistor.
18. The display device as claimed in claim 16, wherein a channel width-to-length ratio in the first driving transistor is higher than a channel width-to-length ratio in the second driving transistor.
19. The display device as claimed in claim 16, wherein a second current density required for the second light emitting diode to achieve an optimal external quantum efficiency of the second light emitting diode is lower than a first current density required for the first light emitting diode to achieve an optimal external quantum efficiency of the first light emitting diode.
20. The display device as claimed in claim 16, wherein the first driving transistor has a first bottom gate terminal, the second driving transistor has a second bottom gate terminal, and a bias voltage at the first bottom gate terminal is different from a bias voltage at the second bottom gate terminal.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
DESCRIPTION OF THE EMBODIMENTS
[0020] The disclosure may be understood by reference to the following detailed description, together with the drawings, as described below. It should be noted that for purposes of clarity of illustration and ease of understanding by the reader, each drawing of the disclosure depicts a portion of an electronic device, and certain elements in each drawing may not be drawn to scale. Furthermore, the number and size of each device depicted in the drawings are illustrative only and are not intended to limit the scope of the disclosure.
[0021] Certain terms are used throughout the description and the following claims to refer to specific elements. As persons skilled in the art will understand, electronic device manufacturers may refer to components by different names. This document does not intend to differentiate between components that have different names rather than different functions. In the following description and in the claims, the terms include, comprise, and have are used in an open-ended manner and should be interpreted to mean including, but not limited to . . . Therefore, when the terms include, comprise, and/or have are used in the description disclosed herein, the terms shall indicate the presence of corresponding features, regions, steps, operations, and/or elements, but are not limited to the presence of one or more corresponding features, regions, steps, operations, and/or components.
[0022] It should be understood that when a component is referred to as being coupled to,
[0023] connected to, or conducted to another component, the component may be directly connected to the other component and establish a direct electrical connection, or there may be intermediate components therebetween to relay the electrical connection (indirect electrical connection). In contrast, when a component is referred to as being directly coupled to, directly conducted to, or directly connected to another component, no intermediate components exist.
[0024] Although terms such as first, second, and third may be used to describe different constituent elements, such constituent elements are not limited by the terms. The terms are only used to distinguish constituent elements from other constituent elements in the specification. The appended claims may not use the same terms, but may use the terms such as first, second, and third with respect to the order being claimed of the elements. Therefore, in the following description, the first component may be the second component in the appended claims.
[0025] The electronic device of the disclosure may include, for example, a display device, a sensing device, an antenna device, a touch device, a packaging device, a splicing device, or other suitable electronic devices, but the disclosure is not limited thereto. The display device may be any kind of display device, such as a color display device, a monochrome display device, a transparent display device, a double-sided display device, a virtual reality display device, an augmented reality display device, a 3D display device, a splicing display device, a flexible display device, a folding display device, a stretchable display device, and a rollable display device, but the disclosure is not limited thereto. In some embodiments, the display device may include a self-illuminating display device and a non-self-illuminating display device. The display device of the disclosure may include a pixel circuit. The pixel circuit may include a light emitting diode, which may include, for example, an organic light emitting diode (OLED), a mini LED, a micro LED, or a quantum dot LED (which may include QLED, QDLED), or other suitable materials, or a combination of the above, but the disclosure is not limited thereto. The antenna device may be, for example, a liquid crystal antenna, but the disclosure is not limited thereto. The antenna device may, for example, include an antenna splicing device, but the disclosure is not limited thereto. It should be noted that the electronic device may be any combination of the above, but the disclosure is not limited thereto. In addition, the shape of the electronic device may be a rectangular shape, a circular shape, a polygonal shape, a shape with curved edges, or other suitable shapes. The electronic device may have peripheral systems such as a driving system, a control system, and a light source system to support the display device, antenna device, or splicing device, but the disclosure is not limited thereto. The sensing device may include, for example, a camera, an infrared sensor, and a fingerprint sensor, but the disclosure is not limited thereto. In some embodiments, the sensing device may further include a flash lamp, an infrared (IR) light source, other sensors, electronic components, or a combination of the above, but the disclosure is not limited thereto. It should be noted that the electronic device of the disclosure may be various combinations of the above devices, but the disclosure is not limited thereto. The electronic device disclosed in the disclosure takes a display device as an example, but the disclosure is not limited thereto.
[0026] In the disclosure, the terms pixel or pixel unit are used to refer to a unit of a specific
[0027] area containing at least one functional circuit for describing at least one specific function. The area of a pixel depends on the unit used to provide the specific function. Adjacent pixels may share the same part or conductor, but may also include their own specific components. For example, the adjacent pixels may share the same scan line or the same data line, but each pixel may also have its own transistor or capacitor.
[0028] It should be noted that technical features in different embodiments described below may be replaced, recombined, or mixed with each other to constitute another embodiment without departing from the spirit of the disclosure.
[0029] Please refer to
[0030] In this embodiment, the light emitting diode LE may use a first current I1 to provide light of a first brightness range, and use a second current I2 to provide light of a second brightness range, where the first brightness range is greater than the second brightness range. For example, when the pixel circuit PX1 presents a first brightness (for example, the highest brightness in the first brightness range), the light emitting diode LE obtains the first current I1 through the first driving transistor TD1. When the pixel circuit PX1 presents a second brightness (for example, any brightness in the second brightness range), the light emitting diode LE obtains the second current I2 through the second driving transistor TD2. The first brightness is higher than the second brightness. The current value of the first current I1 is higher than the current value of the second current I2.
[0031] It is worth mentioning here that brightness is positively correlated with grayscale. In this way, the display device 100 may use the first current I1 to accurately control grayscale changes of the first brightness range, and use the second current I2 to accurately control grayscale changes of the second brightness range. For detailed descriptions, reference may be made to descriptions of
[0032] In this embodiment, the first terminal of the first driving transistor TD1 is electrically
[0033] connected to the voltage terminal PVDD. The second terminal of the first driving transistor TD1 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the first driving transistor TD1 receives a control signal SG1. The first terminal of the second driving transistor TD2 is electrically connected to the voltage terminal PVDD. The second terminal of the second driving transistor TD2 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the second driving transistor TD2 receives a control signal SG2.
[0034] In this embodiment, the design of the first driving transistor TD1 is different from the design of the second driving transistor TD2. Therefore, the current value of the first current I1 generated by the first driving transistor TD1 is higher than the current value of the second current I2 generated by the second driving transistor TD2. For example, the material of the semiconductor layer in the first driving transistor TD1 is different from the material of the semiconductor layer in the second driving transistor TD2. In some embodiments, the first driving transistor TD1 is an LTPS thin film transistor (TFT), and the second driving transistor TD2 is an IGZO TFT. Taking this embodiment as an example, the first driving transistor TD1 may be a P-type LTPS TFT, and the second driving transistor TD2 may be an N-type IGZO TFT, but the disclosure is not limited thereto. In some embodiments, although the material of the semiconductor layer in the first driving transistor TD1 is the same as the material of the semiconductor layer in the second driving transistor TD2, other methods may be used to achieve that the current value of the first current I1 is higher than the current value of the second current I2. For example, the result may be achieved through different channel doping concentrations in the semiconductor layer, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or a combination of the above methods. In some embodiments, the operation of using different semiconductor materials for the first driving transistor TD1 and the second driving transistor TD2 may be combined with the operation of using different channel doping concentrations in the semiconductor layer, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or the foregoing methods to achieve the result. In some embodiments, the first driving transistor TD1 and the second driving transistor TD2 may be N-type transistors. In some embodiments, the first driving transistor TD1 and the second driving transistor TD2 may be P-type transistors.
[0035] In some embodiments, the doping concentration of the channel in the first driving transistor TD1 is higher than the doping concentration of the channel in the second driving transistor TD2. For another example, the channel width-to-length ratio in the first driving transistor TD1 is higher than the channel width-to-length ratio in the second driving transistor TD2. Additionally, in some embodiments, the bottom gate connection method of the first driving transistor TD1 is different from the bottom gate connection method of the second driving transistor TD2 or the bias voltage of the bottom gate of the first driving transistor TD1 is different from the bias voltage of the bottom gate of the second driving transistor TD2 (for detailed descriptions, reference may be made to descriptions of
[0036] Taking this embodiment as an example, the pixel circuit PX1 further includes light-emitting control transistors TE1, TE2 and scan transistors TS1 to TS4. The first terminal of the light-emitting control transistor TE1 is electrically connected to the voltage terminal PVDD. The second terminal of the light-emitting control transistor TE1 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the light-emitting control transistor TE1 receives a light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE2 is electrically connected to the second terminal of the first driving transistor TD1 and the second terminal of the second driving transistor TD2. The second terminal of the light-emitting control transistor TE2 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the light-emitting control transistor TE2 receives the light-emitting enable signal EM.
[0037] The first terminal of the scan transistor TS1 receives a data signal SD. The second terminal of the scan transistor TS1 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS1 receives a first scan signal SS1. The first terminal of the scan transistor TS2 receives the data signal SD. The second terminal of the scan transistor TS2 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS2 receives a second scan signal SS2.
[0038] The first terminal of the scan transistor TS3 is electrically connected to the control terminal of the first driving transistor TD1. The second terminal of the scan transistor TS3 is electrically connected to the second terminal of the first driving transistor TD1. The control terminal of the scan transistor TS3 receives the first scan signal SS1. The first terminal of the scan transistor TS4 is electrically connected to the control terminal of the second driving transistor TD2. The second terminal of the scan transistor TS4 is electrically connected to the second terminal of the second driving transistor TD2. The control terminal of the scan transistor TS3 receives the second scan signal SS2.
[0039] In this embodiment, the light-emitting control transistors TE1 and TE2 are respectively implemented by, for example, P-type transistors, but the disclosure is not limited thereto. The scan transistors TS1 to TS4 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0040] In this embodiment, the pixel circuit PX1 further includes a control signal generation circuit 110. The control signal generation circuit 110 generates the control signals SG1 and SG2 based on a reference voltage VR and a reference signal SR. The control signal generation circuit 110 includes control transistors TR1 and TR2 and capacitors C1 and C2. The first terminal of the control transistor TR1 is electrically connected to the reference voltage VR. The control terminal of the control transistor TR1 receives a reference signal SR. The second terminal of the control transistor TR1 provides the control signal SG1. The first terminal of the control transistor TR2 is electrically connected to the reference voltage VR. The control terminal of the control transistor TR2 receives the reference signal SR. The second terminal of the control transistor TR2 provides the control signal SG2. The capacitor C1 is electrically connected between the second terminal of the control transistor TR1 and the voltage terminal PVDD. The capacitor C2 is electrically connected between the second terminal of the control transistor TR2 and the voltage terminal PVSS.
[0041] In this embodiment, the control transistors TR1 and TR2 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0042] In this embodiment, the display device 100 further includes a logic circuit 120. The logic circuit 120 is electrically connected to the pixel circuit PX1. The logic circuit 120 generates the first scan signal SS1 and the second scan signal SS2 according to a scan enable signal EMS, a scan signal SS, and an inverted scan signal SSB. The inverted scan signal SSB may be the complementary signal of the scan signal SS. The scan signal SS and the inverted scan signal SSB may be generated by a gate driving circuit (for example, GOP), but the disclosure is not limited thereto.
[0043] In this embodiment, the logic circuit 120 includes a NOR logic gate GN and an AND logic gate GA. The first input terminal of the NOR logic gate GN receives the scan signal SS. The second input terminal of the NOR logic gate GN receives the scan enable signal EMS. The NOR logic gate GN performs a NOR logic operation on the scan signal SS and the scan enable signal EMS to generate the first scan signal SS1. The output terminal of the NOR logic gate GN outputs the first scan signal SS1. The first input terminal of the AND logic gate GA receives the inverted scan signal SSB. The second input terminal of the AND logic gate GA receives the scan enable signal EMS. The AND logic gate GA performs an AND logic operation on the inverted scan signal SSB and the scan enable signal EMS to generate the second scan signal SS2. The output terminal of the AND logic gate GA outputs the second scan signal SS2.
[0044] In this embodiment, the pixel circuit PX1 and the control signal generation circuit 110 may be disposed in an active area AA of the display device 100. The logic circuit 120 may be disposed outside the active area AA of the display device 100, but the disclosure is not limited thereto. For example, the scan signal SS and the inverted scan signal SSB may be provided by the gate driving circuit (for example, gate driver on panel, GOP), but the disclosure is not limited thereto. Please refer to
[0045] During a reset period TPR at a time point t1 and a time point t2, the voltage value of the reference signal SR is a high voltage value. The control transistors TR1 and TR2 are turned on. Therefore, the voltage values of the control signals SG1 and SG2 are low voltage values respectively. The first driving transistor TD1 is turned on according to the control signal SG1, while the second driving transistor TD2 is turned off.
[0046] During the reset period TPR, the voltage value of the scan signal SS is a high voltage value. The voltage values of the first scan signal SS1 and the second scan signal SS2 are low voltage values respectively. Therefore, the scan transistors TS1 to TS4 are turned off. In addition, during the reset period TPR, the voltage value of the light-emitting enable signal EM is a high voltage value. Therefore, the light-emitting control transistors TE1 and TE2 are turned off.
[0047] During a compensation period TPC at a time point t3 and a time point t4, the voltage value of the reference signal SR is a low voltage value. The control transistors TR1 and TR2 are turned off. The control terminal of the first driving transistor TD1 is floated. During the compensation period TPC, the voltage value of the scan signal SS is a low voltage value. The voltage value of the first scan signal SS1 is a high voltage value. The voltage value of the second scan signal SS2 is a low voltage value. Therefore, the scan transistors TS1 and TS3 are turned on. The scan transistors TS2 and TS4 are turned off. The scan transistor TS1 transmits the data signal SD to the first terminal of the first driving transistor TD1. Since the first driving transistor TD1 and the scan transistor TS3 are turned on, the voltage value at the control terminal of the first driving transistor TD1 is equal to a sum (that is, VSD+Vth) of a threshold voltage value (Vth) of the first driving transistor TD1 and a voltage value (VSD) of the data signal SD. Therefore, during the compensation period TPC, the voltage value at the control terminal of the first driving transistor TD1 has the voltage value of the data signal SD and is compensated based on the threshold voltage value of the first driving transistor TD1.
[0048] During a light emitting period TPE between a time point t5 and a time point t6, the voltage value of the reference signal SR is a low voltage value. The control transistors TR1 and TR2 are turned off. The voltage value of the scan signal SS is a high voltage value. The voltage values of the first scan signal SS1 and the second scan signal SS2 are low voltage values respectively. Therefore, the scan transistors TS1 to TS4 are turned off. In addition, during the light emitting period TPE, the voltage value of the light-emitting enable signal EM is a low voltage value. The light-emitting control transistors TE1 and TE2 are turned on. Therefore, the first driving transistor TD1 generates the first current I1 according to the voltage value at the control terminal of the first driving transistor TD1.
[0049] Taking the second brightness range as an example, the voltage value of the reference voltage VR is a high voltage value. The voltage value of the scan enable signal EMS is a high voltage value. When a brightness of the second brightness range is presented, for example, the second brightness is presented, the second driving transistor TD2 receives the data signal SD according to the second scan signal SS2, and generates the second current I2 according to the data signal SD.
[0050] During the reset period TPR at the time point t1 and the time point t2, the voltage value of the reference signal SR is a high voltage value. The control transistors TR1 and TR2 are turned on. Therefore, the voltage values of control signals SG1 and SG2 are high voltage values respectively. The first driving transistor TD1 is turned off. The second driving transistor TD2 is turned on according to the control signal SG2.
[0051] During the compensation period TPC at the time point t3 and the time point t4, the voltage value of the reference signal SR is a low voltage value. The control transistors TR1 and TR2 are turned off. The control terminal of the second driving transistor TD2 is floated. During the compensation period TPC, the voltage value of the scan signal SS is a low voltage value. The voltage value of the first scan signal SS1 is a low voltage value. The voltage value of the second scan signal SS2 is a high voltage value. Therefore, the scan transistors TS1 and TS3 are turned off. The scan transistors TS2 and TS4 are turned on. The scan transistor TS2 transmits the data signal SD to the first terminal of the second driving transistor TD2. Since the second driving transistor TD2 and the scan transistor TS4 are turned on, the voltage value at the control terminal of the second driving transistor TD2 is equal to the sum (that is, VSD+Vth) of the threshold voltage value (Vth) of the second driving transistor TD2 and the voltage value (VSD) of the data signal SD. Therefore, during the compensation period TPC, the voltage value at the control terminal of the second driving transistor TD2 has the voltage value of the data signal SD and is compensated based on the threshold voltage value of the second driving transistor TD2.
[0052] During the light emitting period TPE between the time point t5 and the time point t6, the voltage value of the reference signal SR is a low voltage value. The control transistors TR1 and TR2 are turned off. The voltage value of the scan signal SS is a high voltage value. The voltage values of the first scan signal SS1 and the second scan signal SS2 are low voltage values respectively. Therefore, the scan transistors TS1 to TS4 are turned off. In addition, during the light emitting period TPE, the voltage value of the light-emitting enable signal EM is a low voltage value. The light-emitting control transistors TE1 and TE2 are turned on. Therefore, the second driving transistor TD2 generates the second current I2 according to the voltage value at the control terminal of the second driving transistor TD2.
[0053] In this embodiment, all pixel circuits PX1 in the display device 100 may uniformly perform the operation of the signal timing diagram TP1 or uniformly perform the operation of the signal timing diagram TP2. The operation may be referred to as a full-screen driving mode. In this embodiment, all pixel circuits PX1 may uniformly perform the operation of the signal timing diagram TP1 when the ambient brightness is high, and uniformly perform the operation of the signal timing diagram TP2 when the ambient brightness is low, but the disclosure is not limited thereto.
[0054] Please refer to
[0055] In this embodiment, the first brightness range L1 is determined by a first grayscale value (for example, 0 to 255). The first grayscale value is determined by the first current I1 provided by the first driving transistor TD1. The first current I1 is determined by the voltage value of the data signal SD. Similarly, the second brightness range L2 is determined by a second grayscale value (for example, 0 to 255). The second grayscale value is determined by the second current I2 provided by the second driving transistor TD2. The second current I2 is determined by the voltage value of the data signal SD. It should be noted that the current value of the second current I2 is lower than the current value of the first current I1. Therefore, for the same grayscale value, the brightness presented by driving through the first driving transistor TD1 is different from the brightness presented by driving through the second driving transistor TD2. For example, the first grayscale and the second grayscale are both 255, the brightness presented by driving through the first driving transistor TD1 is the first brightness B1, and the brightness presented by driving through the second driving transistor TD2 is a third brightness B3, where the first brightness B1 is greater than the third brightness B3. In some embodiments, the difference between the two brightnesses in the first brightness range L1 corresponding to mth and (m+1) th grayscale values is greater than the difference between the two brightnesses in the second brightness range L2 corresponding to mth and (m+1) th grayscale values. Therefore, based on the second current I2 and the second brightness range L2, the pixel circuit PX1 can present finer brightness changes. In some embodiments, the foregoing design allows the display device 100 to present better image grayscale changes when the ambient brightness is low, which reduces discomfort for human eyes when viewing the image, but the disclosure is not limited thereto.
[0056] In the full-screen driving mode, when all pixel circuits PX1 in the display device 100
[0057] present the first grayscale value, the grayscale values presented by all the pixel circuits PX1 are within the first brightness range L1. In the full-screen driving mode, when all pixel circuits PX1 in the display device 100 present the second grayscale value, the grayscale values presented by all the pixel circuits PX1 are within the second brightness range L2.
[0058] Please refer to
[0059] In this embodiment, the first terminal of the light-emitting control transistor TE1 is electrically connected to the voltage terminal PVSS. The second terminal of the light-emitting control transistor TE1 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the light-emitting control transistor TE1 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE2 is electrically connected to the second terminal of the first driving transistor TD1 and the second terminal of the second driving transistor TD2. The second terminal of the light-emitting control transistor TE2 is electrically connected to the first terminal (for example, cathode) of the light emitting diode LE. The control terminal of the light-emitting control transistor TE2 receives the light-emitting enable signal EM. The second terminal (for example, anode) of the light emitting diode LE is connected to the voltage terminal PVDD. The voltage value of the voltage terminal PVDD is higher than the voltage value of the voltage terminal PVSS.
[0060] The first terminal of the scan transistor TS1 receives the data signal SD. The second terminal of the scan transistor TS1 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS1 receives the first scan signal SS1. The first terminal of the scan transistor TS2 receives the data signal SD. The second terminal of the scan transistor TS2 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS2 receives the second scan signal SS2.
[0061] The first terminal of the scan transistor TS3 is electrically connected to the control terminal of the first driving transistor TD1. The second terminal of the scan transistor TS3 is electrically connected to the second terminal of the first driving transistor TD1. The control terminal of the scan transistor TS3 receives the first scan signal SS1. The first terminal of the scan transistor TS4 is electrically connected to the control terminal of the second driving transistor TD2.
[0062] The second terminal of the scan transistor TS4 is electrically connected to the second terminal of the second driving transistor TD2. The control terminal of the scan transistor TS3 receives the second scan signal SS2.
[0063] In this embodiment, the light-emitting control transistors TE1 and TE2 and the scan transistors TS1 to TS4 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0064] In this embodiment, the design of the first driving transistor TD1 is different from the design of the second driving transistor TD2. Therefore, the current value of the first current I1 generated by the first driving transistor TD1 is higher than the current value of the second current I2 generated by the second driving transistor TD2. For example, the material of the semiconductor layer in the first driving transistor TD1 is different from the material of the semiconductor layer in the second driving transistor TD2. Taking this embodiment as an example, the first driving transistor TD1 may be an N-type LTPS TFT, and the second driving transistor TD2 may be an N-type IGZO TFT, but the disclosure is not limited thereto. In some embodiments, through different channel doping concentrations, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or a combination of the above methods, the operation may achieve the result that the current value of the first current I1 is higher than the current value of the second current I2. In some embodiments, the first driving transistor TD1 and the second driving transistor TD2 may be N-type transistors. In some embodiments, the first driving transistor TD1 and the second driving transistor TD2 may be P-type transistors.
[0065] In this embodiment, the pixel circuit PX2 further includes a control signal generation circuit 210. The control signal generation circuit 210 is electrically connected to the pixel circuit PX2. The control signal generation circuit 210 generates the control signals SG1 and SG2. The control signal generation circuit 210 includes the control transistors TR1 and TR2 and the capacitors C1 and C2. The first terminal of the control transistor TR1 is electrically connected to a reference voltage VR1. The control terminal of the control transistor TR1 receives the reference signal SR. The second terminal of the control transistor TR1 provides the control signal SG1. The first terminal of the control transistor TR2 is electrically connected to a reference voltage VR2. The control terminal of the control transistor TR2 receives the reference signal SR. The second terminal of the control transistor TR2 provides the control signal SG2. The capacitor C1 is electrically connected between the second terminal of the control transistor TR1 and the voltage terminal PVSS (or the voltage terminal PVDD). The capacitor C2 is electrically connected between the second terminal of the control transistor TR2 and the voltage terminal PVSS (or the voltage terminal PVDD).
[0066] In this embodiment, when the pixel circuit PX2 presents a brightness of the first brightness range (such as the first brightness), the voltage value of the reference voltage VR1 is equal to a high voltage value, and the voltage value of the reference voltage VR2 is equal to a low voltage value. When the pixel circuit PX2 presents a brightness of the second brightness range (such as the second brightness), the voltage value of the reference voltage VR1 is equal to a low voltage value, and the voltage value of the reference voltage VR2 is equal to a high voltage value.
[0067] In this embodiment, the first driving transistor TD1 receives the control signal SG1. The second driving transistor TD2 receives the control signal SG2. When the pixel circuit PX2 presents a brightness of the first brightness range (such as the first brightness), the first driving transistor TD1 is turned on according to the control signal SG1 during the reset period. When the pixel circuit PX2 presents a brightness of the second brightness range (such as the second brightness), the second driving transistor TD2 is turned on according to the control signal SG2 during the reset period.
[0068] In this embodiment, the control transistors TR1 and TR2 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0069] In this embodiment, the display device 200 further includes a logic circuit 220. The logic circuit 220 is electrically connected to the pixel circuit PX2. The logic circuit 220 generates the first scan signal SS1 and the second scan signal SS2 according to the scan enable signal EMS, the scan signal SS, and the inverted scan signal SSB. The inverted scan signal SSB may be the complementary signal of the scan signal SS. The scan signal SS and the inverted scan signal SSB may be generated by the gate driving circuit (for example, GOP), but the disclosure is not limited thereto.
[0070] In this embodiment, the logic circuit 220 includes the AND logic gate GA and the NOR logic gate GN. The first input terminal of the AND logic gate GA receives the scan signal SS. The second input terminal of the AND logic gate GA receives the scan enable signal EMS. The
[0071] AND logic gate GA performs an AND logic operation on the scan signal SS and the scan enable signal EMS to generate the first scan signal SS1. The output terminal of the AND logic gate GA outputs the first scan signal SS1. The first input terminal of the NOR logic gate GN receives the inverted scan signal SSB. The second input terminal of the NOR logic gate GN receives the scan enable signal EMS. A NOR logic gate GN2 performs a NOR logic operation on the inverted scan signal SSB and the scan enable signal EMS to generate the second scan signal SS2. The output terminal of the NOR logic gate GN outputs the second scan signal SS2. Referring to
[0072] In a modified embodiment of the pixel circuit PX1, the first driving transistor TD1 and the second driving transistor TD2 may be P-type LTPS TFTs. In the modified embodiment, the control signals SG1 and SG2 may be provided by the control signal generation circuit. In the above modified embodiment, what is different from the control signal generation circuit 110 is that the first terminal of the control transistor TR1 is electrically connected to the reference voltage VR1. The first terminal of the control transistor TR2 is electrically connected to reference voltage VR2. The capacitor C2 is electrically connected between the second terminal of the control transistor TR2 and the voltage terminal PVDD. In a modified embodiment of the pixel circuit PX2, the first driving transistor TD1 and the second driving transistor TD2 may be N-type LTPS TFTs.
[0073] In this embodiment, the pixel circuit PX2 is applicable to the first brightness range L1 and the second brightness range L2 as shown in
[0074] Please refer to
[0075] In some embodiments, when the pixel circuit PX3 presents the first brightness, the first current I1 provided by the first driving transistor TD1 is higher than the third current I3 provided by the second driving transistor TD2. In some embodiments, when the pixel circuit PX3 presents the second brightness, the fourth current I4 provided by the first driving transistor TD1 is lower than the second current I2 provided by the second driving transistor TD2. For example, the fourth current I4 may be equal to 0.
[0076] It is worth mentioning here that the display device may use the first current I1 and the third current I3 to accurately control the grayscale changes of the first brightness range, and use the second current I2 and the fourth current I4 to accurately control the grayscale changes of the second brightness range. For detailed descriptions, reference may be made to descriptions of
[0077] In this embodiment, the first terminal of the light-emitting control transistor TE1 is electrically connected to the voltage terminal PVDD. The second terminal of the light-emitting control transistor TE1 is electrically connected to the first terminal of the first driving transistor TD1. The control terminal of the light-emitting control transistor TE1 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE2 is electrically connected to the voltage terminal PVDD. The second terminal of the light-emitting control transistor TE2 is electrically connected to the first terminal of the second driving transistor TD2. The control terminal of the light-emitting control transistor TE2 receives the light-emitting enable signal EM.
[0078] The first terminal of the light-emitting control transistor TE3 is electrically connected to the second terminal of the first driving transistor TD1. The second terminal of the light-emitting control transistor TE3 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the light-emitting control transistor TE3 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE4 is electrically connected to the second terminal of the second driving transistor TD2. The second terminal of the light-emitting control transistor TE4 is electrically connected to the first terminal (for example, anode) of the light emitting diode LE. The control terminal of the light-emitting control transistor TE4 receives the light-emitting enable signal EM.
[0079] The second terminal (for example, cathode) of the light emitting diode LE is connected to the voltage terminal PVSS. The voltage value of the voltage terminal PVDD is higher than the voltage value of the voltage terminal PVSS.
[0080] The first terminal of the scan transistor TS1 receives a data signal SD1. The second terminal of the scan transistor TS1 is electrically connected to the first terminal of the first driving transistor TD1. The control terminal of the scan transistor TS1 receives the scan signal SS. The first terminal of the scan transistor TS2 receives a data signal SD2. The second terminal of the scan transistor TS2 is electrically connected to the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS2 receives the scan signal SS.
[0081] The first terminal of the scan transistor TS3 is electrically connected to the control terminal of the first driving transistor TD1. The second terminal of the scan transistor TS3 is electrically connected to the second terminal of the first driving transistor TD1. The control terminal of the scan transistor TS3 receives the scan signal SS. The first terminal of the scan transistor TS4 is electrically connected to the control terminal of the second driving transistor TD2. The second terminal of the scan transistor TS4 is electrically connected to the second terminal of the second driving transistor TD2. The control terminal of the scan transistor TS4 receives the scan signal SS.
[0082] In this embodiment, the light-emitting control transistors TE1 to TE4 are respectively implemented by, for example, P-type transistors, but the disclosure is not limited thereto. The scan transistors TS1 to TS4 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0083] In this embodiment, the design of the first driving transistor TD1 is different from the design of the second driving transistor TD2. Therefore, the current value of the first current I1 generated by the first driving transistor TD1 is higher than the current value of the second current I2 generated by the second driving transistor TD2. For example, the material of the semiconductor layer in the first driving transistor TD1 is different from the material of the semiconductor layer in the second driving transistor TD2. In some embodiments, the first driving transistor TD1 is an LTPS TFT, and the second driving transistor TD2 is an IGZO TFT. Taking this embodiment as an example, the first driving transistor TD1 may be a P-type LTPS TFT, and the second driving transistor TD2 may be an N-type IGZO TFT, but the disclosure is not limited thereto. In some embodiments, through different channel doping concentrations, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or a combination of the above methods, the operation may achieve the result that the current value of the first current I1 is higher than the current value of the second current I2. In some embodiments, the first driving transistor TD1 and the second driving transistor TD2 may be N-type transistors. In some embodiments, the first driving transistor TD1 and the second driving transistor TD2 may be P-type transistors.
[0084] In this embodiment, the first driving transistor TD1 receives the first data signal SD1
[0085] according to the scan signal SS and generates the first current I1 or the fourth current I4 according to the first data signal SD1. The second driving transistor TD2 receives the data signal SD2 according to the scan signal SS and generates the second current I2 or the third current I3 according to the data signal SD2.
[0086] In this embodiment, similar to the pixel circuit PX1 in
[0087] In this embodiment, the control signal generation circuit 310 generates control signals SG1 and SG2. The control signal generation circuit 310 includes the control transistors TRI and TR2 and the capacitors C1 and C2. The first terminal of the control transistor TR1 is electrically connected to the reference voltage VR1. The control terminal of the control transistor TR1 receives the reference signal SR. The second terminal of the control transistor TR1 provides the control signal SG1. The first terminal of the control transistor TR2 is electrically connected to the reference voltage VR2. The control terminal of the control transistor TR2 receives the reference signal SR. The second terminal of the control transistor TR2 provides the control signal SG2. The capacitor C1 is electrically connected between the second terminal of the control transistor TR1 and the voltage terminal PVDD. The capacitor C2 is electrically connected between the second terminal of the control transistor TR2 and the voltage terminal PVSS.
[0088] In this embodiment, the voltage value of the reference voltage VR1 is a low voltage value. The voltage value of the reference voltage VR2 is a high voltage value. It should be noted that when the pixel circuit PX3 presents the first brightness (for example, the highest brightness or any brightness in the first brightness range) and the second brightness (for example, any brightness in the second brightness range), the first driving transistor TD1 is turned on according to the control signal SG1 during the reset period. When the pixel circuit PX3 presents the first brightness and the second brightness, the second driving transistor TD2 is turned on according to the control signal SG2 during the reset period.
[0089] In this embodiment, the control terminals of the scan transistors TS1 to TS4 receive the same scan signal SS. Therefore, during the compensation period, the scan transistors TS1 to TS4 are turned on. The voltage value at the control terminal of the first driving transistor TD1 has the voltage value of the data signal SD1 and is compensated based on the threshold voltage value of the first driving transistor TD1. The voltage value at the control terminal of the second driving transistor TD2 has the voltage value of the data signal SD2 and is compensated based on the threshold voltage value of the second driving transistor TD2.
[0090] During the light emitting period, the light-emitting control transistors TE1 to TE4 are turned on. Therefore, the first driving transistor TD1 generates the first current I1 or the fourth current I4 according to the first data signal SD1. The second driving transistor TD2 generates the second current I2 or the third current I3 according to the data signal SD2.
[0091] Please refer to
[0092] according to an embodiment of the disclosure. In this embodiment, the first brightness range L1 is different from the second brightness range L2. For example, the first brightness range L1 and the second brightness range L2 have non-overlapping brightness ranges. The first brightness B1 may be any brightness in the first brightness range L1, the second brightness B2 may be any brightness in the second brightness range L2, and the first brightness B1 is higher than the second brightness B2. In some embodiments, the first brightness B1 may be the highest brightness of the display device 100, or the first brightness B1 may be the highest brightness in the first brightness range L1, but the disclosure is not limited thereto. In this embodiment, the display device may be driven by the first driving transistor TD1 and the second driving transistor TD2, so that the pixel circuit PX3 may present the grayscale change of the first brightness range L1. The display device may be driven by the first driving transistor TD1 and the second driving transistor TD2, so that the pixel circuit PX3 may present the grayscale change of the second brightness range L2. The design allows the pixel circuit PX3 to present more grayscale changes and/or provide finer brightness changes.
[0093] For example, when the pixel circuit PX3 presents any brightness in the first brightness range L1 (for example, the first brightness B1), the data signal SD1 has a voltage value corresponding to the first grayscale value range. The first grayscale value range is, for example, from 0 to 255, but the disclosure is not limited thereto. The data signal SD2 has a voltage value corresponding to the maximum grayscale value of the grayscale value range (for example, the grayscale value is 255) or other grayscale values, but the disclosure is not limited thereto. In some embodiments, when the pixel circuit PX3 presents any brightness in the first brightness range L1, the voltage value of the data signal SD2 is a fixed value.
[0094] For example, when the pixel circuit PX3 presents any brightness in the second brightness range L2 (for example, the second brightness B2), The data signal SD1 has a voltage value corresponding to the minimum grayscale value of the grayscale value range (for example, the grayscale value is 0), but the disclosure is not limited thereto. In some embodiments, when the pixel circuit PX3 presents any brightness in the second brightness range L2, the voltage value of the data signal SD1 is a fixed value. The data signal SD2 has a voltage value corresponding to the second grayscale value range. The second grayscale value range is, for example, from 0 to 255 or from 0 to 50, but the disclosure is not limited thereto.
[0095] In a modified embodiment of the pixel circuit PX3, the first driving transistor TD1 and the second driving transistor TD2 may be P-type LTPS TFTs. In the modified embodiment, the control signals SG1 and SG2 may be provided by the control signal generation circuit. In the modified embodiment, what is different from the control signal generation circuit 310 is that the first terminal of the control transistor TR1 is electrically connected to the reference voltage VR.
[0096] The first terminal of the control transistor TR2 is electrically connected to the reference voltage VR. The capacitor C2 is electrically connected between the second terminal of the control transistor TR2 and the voltage terminal PVDD.
[0097] In this embodiment, the pixel circuit PX3 may operate in an individual driving mode. In the individual driving mode, when one of the plurality of the pixel circuits PX3 presents the first brightness, another one of the plurality of the pixel circuits PX3 may present the first brightness, the second brightness, or other brightness.
[0098] In the modified embodiment, through different channel doping concentrations in the semiconductor layer, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or a combination of the above methods, the operation may achieve the result that the current value of the first current I1 is higher than the current value of the second current I2. For example, the channel doping concentration in the first driving transistor TD1 is higher than the channel doping concentration in the second driving transistor TD2. For another example, the channel width-to-length ratio in the first driving transistor TD1 is higher than the channel width-to-length ratio in the second driving transistor TD2. Please refer to
[0099]
[0100] In some embodiments, when the pixel circuit PX4 presents the first brightness, the first current I2 provided by the first driving transistor TD1 is higher than the third current I3 provided by the second driving transistor TD2. In some embodiments, when the pixel circuit PX4 presents the second brightness, the fourth current I4 provided by the first driving transistor TD1 is lower than the second current I2 provided by the second driving transistor TD2. For example, the fourth current I4 may be equal to 0.
[0101] In this embodiment, the first terminal of the light-emitting control transistor TE1 is electrically connected to the voltage terminal PVSS. The second terminal of the light-emitting control transistor TE1 is electrically connected to the first terminal of the first driving transistor TD1. The control terminal of the light-emitting control transistor TE1 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE2 is electrically connected to the voltage terminal PVSS. The second terminal of the light-emitting control transistor TE2 is electrically connected to the first terminal of the second driving transistor TD2.
[0102] The control terminal of the light-emitting control transistor TE2 receives the light-emitting enable signal EM.
[0103] The first terminal of the light-emitting control transistor TE3 is electrically connected to the second terminal of the first driving transistor TD1. The second terminal of the light-emitting control transistor TE3 is electrically connected to the first terminal of the light emitting diode LE.
[0104] The control terminal of the light-emitting control transistor TE3 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE4 is electrically connected to the second terminal of the second driving transistor TD2. The second terminal of the light-emitting control transistor TE4 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the light-emitting control transistor TE4 receives the light-emitting enable signal EM.
[0105] The second terminal of the light emitting diode LE is connected to the voltage terminal PVDD. The voltage value of the voltage terminal PVDD is higher than the voltage value of the voltage terminal PVSS.
[0106] The first terminal of the scan transistor TS1 receives the data signal SD1. The second terminal of the scan transistor TS1 is electrically connected to the first terminal of the first driving transistor TD1. The control terminal of the scan transistor TS1 receives the scan signal SS. The first terminal of the scan transistor TS2 receives the data signal SD2. The second terminal of the scan transistor TS2 is electrically connected to the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS2 receives the scan signal SS.
[0107] The first terminal of the scan transistor TS3 is electrically connected to the control terminal of the first driving transistor TD1. The second terminal of the scan transistor TS3 is electrically connected to the second terminal of the first driving transistor TD1. The control terminal of the scan transistor TS3 receives the scan signal SS. The first terminal of the scan transistor TS4 is electrically connected to the control terminal of the second driving transistor TD2.
[0108] The second terminal of the scan transistor TS4 is electrically connected to the second terminal of the second driving transistor TD2. The control terminal of the scan transistor TS4 receives the scan signal SS.
[0109] In this embodiment, the light-emitting control transistors TE1 to TE4 and the scan transistors TS1 to TS4 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0110] In this embodiment, the design of the first driving transistor TD1 is different from the design of the second driving transistor TD2. Therefore, the current value of the first current I1 generated by the first driving transistor TD1 is higher than the current value of the second current I2 generated by the second driving transistor TD2. For example, the material of the semiconductor layer in the first driving transistor TD1 is different from the material of the semiconductor layer in the second driving transistor TD2. Taking this embodiment as an example, the first driving transistor TD1 may be an N-type LTPS TFT, and the second driving transistor TD2 may be an N-type IGZO TFT, but the disclosure is not limited thereto.
[0111] In this embodiment, similar to the pixel circuit PX1 in
[0112] In this embodiment, the control signal generation circuit 410 generates the control signals SG1 and SG2. The control signal generation circuit 410 includes the control transistors TR1 and TR2 and the capacitors C1 and C2. The first terminal of the control transistor TR1 is electrically connected to the reference voltage VR. The control terminal of the control transistor TR1 receives the reference signal SR. The second terminal of the control transistor TR1 provides the control signal SG1. The first terminal of the control transistor TR2 is electrically connected to the reference voltage VR. The control terminal of the control transistor TR2 receives the reference signal SR. The second terminal of the control transistor TR2 provides the control signal SG2. The capacitor C1 is electrically connected between the second terminal of the control transistor TR1 and the voltage terminal PVSS (or the voltage terminal PVDD). The capacitor C2 is electrically connected between the second terminal of the control transistor TR2 and the voltage terminal PVSS (or the voltage terminal PVDD).
[0113] In this embodiment, the voltage value of the reference voltage VR is a high voltage value. It should be noted that when the pixel circuit PX4 presents the first brightness (for example, the highest brightness or any brightness in the first brightness range) and the second brightness (for example, any brightness in the second brightness range), the first driving transistor TD1 is turned on according to the control signal SG1 during the reset period. When the pixel circuit PX4 presents the first brightness and the second brightness, the second driving transistor TD2 is turned on according to the control signal SG2 during the reset period.
[0114] In this embodiment, the control terminals of the scan transistors TS1 to TS4 receive the same scan signal SS. Therefore, during the compensation period, the scan transistors TS1 to TS4 are turned on. The voltage value at the control terminal of the first driving transistor TD1 has the voltage value of the data signal SD1 and is compensated based on the threshold voltage value of the first driving transistor TD1. The voltage value at the control terminal of the second driving transistor TD2 has the voltage value of the data signal SD2 and is compensated based on the threshold voltage value of the second driving transistor TD2.
[0115] During the light emitting period, the light-emitting control transistors TE1 to TE4 are turned on. Therefore, the first driving transistor TD1 generates the first current I1 or the fourth current I4 according to the first data signal SD1. The second driving transistor TD2 generates the second current I2 or the third current I3 according to the data signal SD2.
[0116] The first data signal SD1 and the data signal SD2 when presenting the first brightness
[0117] range or the second brightness range have been illustrated in the embodiment of
[0118] In a modified embodiment of the pixel circuit PX4, the first driving transistor TD1 and the second driving transistor TD2 may be N-type LTPS TFTs.
[0119] Please refer to
[0120] In this embodiment, the first terminal of the light-emitting control transistor TE1 is electrically connected to the voltage terminal PVDD. The second terminal of the light-emitting control transistor TE1 is electrically connected to the first terminal of the first driving transistor
[0121] TD1. The control terminal of the light-emitting control transistor TE1 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE2 is electrically connected to the second terminal of the first driving transistor TD1. The second terminal of the light-emitting control transistor TE2 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the light-emitting control transistor TE2 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE3 is electrically connected to the second terminal of the second driving transistor TD2. The second terminal of the light-emitting control transistor TE3 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the light-emitting control transistor TE3 receives the light-emitting enable signal EM.
[0122] The second terminal of the light emitting diode LE is connected to the voltage terminal PVSS. The voltage value of the voltage terminal PVDD is higher than the voltage value of the voltage terminal PVSS.
[0123] The first terminal of the scan transistor TS1 receives the data signal SD. The second terminal of the scan transistor TS1 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS1 receives the scan signal SS. The first terminal of the scan transistor TS2 is electrically connected to the control terminal of the first driving transistor TD1. The second terminal of the scan transistor TS2 is electrically connected to the second terminal of the first driving transistor TD1. The control terminal of the scan transistor TS2 receives the scan signal
[0124] SS. The first terminal of the scan transistor TS3 is electrically connected to the control terminal of the second driving transistor TD2. The second terminal of the scan transistor TS3 is electrically connected to the second terminal of the second driving transistor TD2. The control terminal of the scan transistor TS3 receives the scan signal SS.
[0125] In this embodiment, the light-emitting control transistors TE1 to TE3 are respectively implemented by, for example, P-type transistors, but the disclosure is not limited thereto. The scan transistors TS1 to TS3 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0126] In this embodiment, the design of the first driving transistor TD1 is different from the design of the second driving transistor TD2. Therefore, the current value of the first current I1 generated by the first driving transistor TD1 is higher than the current value of the second current I2 generated by the second driving transistor TD2. For example, the material of the semiconductor layer in the first driving transistor TD1 is different from the material of the semiconductor layer in the second driving transistor TD2. In some embodiments, the first driving transistor TD1 is an LTPS TFT, and the second driving transistor TD2 is an IGZO TFT. Taking this embodiment as an example, the first driving transistor TD1 may be a P-type LTPS TFT, and the second driving transistor TD2 may be an N-type IGZO TFT, but the disclosure is not limited thereto. In some embodiments, through different channel doping concentrations, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or a combination of the above methods, the operation may achieve the result that the current value of the first current I1 is higher than the current value of the second current I2.
[0127] In this embodiment, the first driving transistor TD1 receives the data signal SD according to the scan signal SS and generates the first current I1 according to the data signal SD. The second driving transistor TD2 receives the data signal SD according to the scan signal SS and generates the second current I2 according to the data signal SD.
[0128] In this embodiment, the control terminal of the first driving transistor TD1 receives the control signal SG1. The control terminal of the second driving transistor TD2 receives the control signal SG2. For example, the control signals SG1 and SG2 may be provided by the control signal generation circuit 110 in
[0129] Please refer to
[0130] TPE. The scan signal SS is a high voltage value during the scan period TPS, and is a low voltage value during the reset period TPR and the light emitting period TPE. The light-emitting enable signal EM is a high voltage value during the reset period TPR and the scanning period TPS, and is a low voltage value during the light emitting period TPE.
[0131] In this embodiment, in the first subframe time SF1, the voltage value of the reference voltage VR is a high voltage value, so that the first driving transistor TD1 is turned on. Then, during the light emitting period TPE, the first current I1 is generated based on the voltage value at the control terminal of the first transistor TD1. In the second subframe time SF2, the voltage value of the reference voltage VR is a low voltage value, so that the second driving transistor TD2 is turned on. Then, during the light emitting period TPE, the second current I2 is generated based on the voltage value at the control terminal of the second transistor TD2. In this embodiment, the first driving transistor TD1 and the second driving transistor TD2 are not turned on at the same time. That is, when the first driving transistor TD1 is turned on, the second driving transistor TD2 is turned off. When the second driving transistor TD2 is turned on, the first driving transistor TD1 is turned off. The data signal SD when the first driving transistor TD1 is turned on may be the same as or different from the data signal SD when the second driving transistor TD2 is turned on.
[0132] In this embodiment, the pixel circuit PX5 may meet the requirements for high-resolution use.
[0133] In a modified embodiment of the pixel circuit PX5, the first driving transistor TD1 and the second driving transistor TD2 may be P-type LTPS TFTs. In the modified embodiment, the control signals SG1 and SG2 may be provided by the control signal generation circuit. In the modified embodiment, what is different from the control signal generation circuit 110 is that the first terminal of the control transistor TR1 is electrically connected to the reference voltage VR1. The first terminal of the control transistor TR2 is electrically connected to the reference voltage VR2. The capacitor C2 is electrically connected between the second terminal of the control transistor TR2 and the voltage terminal PVDD.
[0134] In this embodiment, the pixel circuit PX5 is applicable to the first brightness range L1 and the second brightness range L2 as shown in
[0135] Please refer to
[0136] In this embodiment, the first terminal of the light-emitting control transistor TE1 is electrically connected to the voltage terminal PVSS. The second terminal of the light-emitting control transistor TE1 is electrically connected to the first terminal of the first driving transistor TD1. The control terminal of the light-emitting control transistor TE1 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE2 is electrically connected to the second terminal of the first driving transistor TD1. The second terminal of the light-emitting control transistor TE2 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the light-emitting control transistor TE2 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE3 is electrically connected to the second terminal of the second driving transistor TD2. The second terminal of the light-emitting control transistor TE3 is electrically connected to the first terminal of the light emitting diode LE. The control terminal of the light-emitting control transistor TE3 receives the light-emitting enable signal EM.
[0137] The second terminal of the light emitting diode LE is connected to the voltage terminal PVDD. The voltage value of the voltage terminal PVDD is higher than the voltage value of the voltage terminal PVSS.
[0138] The first terminal of the scan transistor TS1 receives the data signal SD. The second terminal of the scan transistor TS1 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS1 receives the scan signal SS. The first terminal of the scan transistor TS2 is electrically connected to the control terminal of the first driving transistor TD1. The second terminal of the scan transistor TS2 is electrically connected to the second terminal of the first driving transistor TD1. The control terminal of the scan transistor TS2 receives the scan signal SS. The first terminal of the scan transistor TS3 is electrically connected to the control terminal of the second driving transistor TD2. The second terminal of the scan transistor TS3 is electrically connected to the second terminal of the second driving transistor TD2. The control terminal of the scan transistor TS3 receives the scan signal SS.
[0139] In this embodiment, the light-emitting control transistors TE1 to TE3 and the scan transistors TS1 to TS3 are respectively implemented by, for example, N-type transistors, but the disclosure is not limited thereto.
[0140] In this embodiment, the material of the semiconductor layer in the first driving transistor TD1 is different from the material of the semiconductor layer in the second driving transistor TD2. In some embodiments, the first driving transistor TD1 is an LTPS TFT, and the second driving transistor TD2 is an IGZO TFT. Taking this embodiment as an example, the first driving transistor TD1 may be an N-type LTPS TFT, and the second driving transistor TD2 may be an N-type IGZO TFT, but the disclosure is not limited thereto. In some embodiments, the operation of using different semiconductor materials for the first driving transistor TD1 and the second driving transistor TD2 may be combined with the operation of using different channel doping concentrations in the semiconductor layer, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or the foregoing methods to achieve the result that the current value of the first current I1 is higher than the current value of the second current I2.
[0141] In this embodiment, the first driving transistor TD1 receives the data signal SD according to the scan signal SS and generates the first current I1 according to the data signal SD. The second driving transistor TD2 receives the data signal SD according to the scan signal SS and generates the second current I2 according to the data signal SD.
[0142] In this embodiment, the control terminal of the first driving transistor TD1 receives the control signal SG1. The control terminal of the second driving transistor TD2 receives the control signal SG2. The control signals SG1 and SG2 may be provided by the control signal generation circuit 210 in
[0143] In this embodiment, the first driving transistor TD1 and the second driving transistor TD2 of the pixel circuit PX6 are not turned on at the same time. When the first driving transistor TD1 is turned on, the second driving transistor TD2 is turned off. When the second driving transistor TD2 is turned on, the first driving transistor TD1 is turned off. The data signal SD when the first driving transistor TD1 is turned on may be the same as or different from the data signal SD when the second driving transistor TD2 is turned on.
[0144] In this embodiment, the pixel circuit PX6 may meet the requirements for high-resolution use.
[0145] In a modified embodiment of the pixel circuit PX6, the first driving transistor TD1 and the second driving transistor TD2 may be N-type LTPS TFTs.
[0146] In this embodiment, the pixel circuit PX6 is applicable to the first brightness range L1 and the second brightness range L2 as shown in
[0147] Please refer to
[0148] When the pixel circuit PX7 presents the first brightness (for example, the highest brightness or any brightness in the first brightness range), the first light emitting diode LE1 obtains the first current I1 through the first driving transistor TD1. When the pixel circuit PX7 presents the second brightness (for example, any brightness in the second brightness range), the second light emitting diode LE2 obtains the second current I2 through the second driving transistor TD2. The first brightness is higher than the second brightness. The current value of the first current I1 is higher than the current value of the second current I2.
[0149] In this embodiment, the first light emitting diode LE1 may use the first current I1 to provide the light of the first brightness range. The second light emitting diode LE2 may use the second current I2 to provide the light of the second brightness range.
[0150] It is worth mentioning here that the pixel circuit PX7 is applicable to the first brightness range L1 and the second brightness range L2 as shown in
[0151] In this embodiment, the first terminal of the first driving transistor TD1 is electrically connected to the voltage terminal PVDD. The second terminal of the first driving transistor TD1 is electrically connected to the first terminal of the light emitting diode LE1. The control terminal of the first driving transistor TD1 receives the control signal SG1. The first terminal of the second driving transistor TD2 is electrically connected to the voltage terminal PVDD. The second terminal of the second driving transistor TD2 is electrically connected to the first terminal of the light emitting diode LE2. The control terminal of the second driving transistor TD2 receives the control signal SG2.
[0152] The control terminal of the first driving transistor TD1 receives the control signal SG1. The control terminal of the second driving transistor TD2 receives the control signal SG2. The control signals SG1 and SG2 may be provided by the control signal generation circuit 110 in
[0153] In this embodiment, the design of the first driving transistor TD1 is different from the design of the second driving transistor TD2. Therefore, the current value of the first current I1 generated by the first driving transistor TD1 is higher than the current value of the second current I2 generated by the second driving transistor TD2. For example, the material of the semiconductor layer in the first driving transistor TD1 is different from the material of the semiconductor layer in the second driving transistor TD2. In some embodiments, the first driving transistor TD1 is an LTPS TFT, and the second driving transistor TD2 is an IGZO TFT. Taking this embodiment as an example, the first driving transistor TD1 may be a P-type LTPS TFT, and the second driving transistor TD2 may be an N-type IGZO TFT, but the disclosure is not limited thereto. In some embodiments, through different channel doping concentrations, different channel width-to-length ratios, different bottom gate connection methods, different bottom gate bias voltages, or a combination of the above methods, the operation may achieve the result that the current value of the first current I1 is higher than the current value of the second current I2. Taking this embodiment as an example, the pixel circuit PX7 further includes the light-emitting control transistors TE1 to TE3 and the scan transistors TS1 to TS3. The first terminal of the light-emitting control transistor TE1 is electrically connected to the voltage terminal PVDD. The second terminal of the light-emitting control transistor TE1 is electrically connected to the first terminal of the first driving transistor TD1. The control terminal of the light-emitting control transistor TE1 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE2 is electrically connected to the second terminal of the first driving transistor TD1. The second terminal of the light-emitting control transistor TE2 is electrically connected to the first terminal of the light emitting diode LE1. The control terminal of the light-emitting control transistor TE2 receives the light-emitting enable signal EM. The first terminal of the light-emitting control transistor TE3 is electrically connected to the second terminal of the second driving transistor TD2. The second terminal of the light-emitting control transistor TE3 is electrically connected to the first terminal of the light emitting diode LE2. The control terminal of the light-emitting control transistor TE3 receives the light-emitting enable signal EM.
[0154] The first terminal of the scan transistor TS1 receives the data signal SD. The second terminal of the scan transistor TS1 is electrically connected to the first terminal of the first driving transistor TD1 and the first terminal of the second driving transistor TD2. The control terminal of the scan transistor TS1 receives the scan signal SS. The first terminal of the scan transistor TS2 is electrically connected to the control terminal of the first driving transistor TD1. The second terminal of the scan transistor TS2 is electrically connected to the second terminal of the first driving transistor TD1. The control terminal of the scan transistor TS2 receives the scan signal SS. The first terminal of the scan transistor TS3 is electrically connected to the control terminal of the second driving transistor TD2. The second terminal of the scan transistor TS3 is electrically connected to the second terminal of the second driving transistor TD2. The control terminal of the scan transistor TS3 receives the scan signal SS.
[0155] In this embodiment, the first light emitting diode LE1 has an external quantum efficiency (EQE) characteristic EQE1. The second light emitting diode LE2 has an external quantum efficiency (EQE) characteristic EQE2. Based on the EQE characteristic EQE1 and the EQE characteristic EQE2, a second current density required for the second light emitting diode LE2 to achieve the optimal EQE is lower than a first current density required for the first light emitting diode LE1 to achieve the optimal EQE. Low current density is suitable for presenting low grayscale or low brightness. High current density is suitable for presenting high grayscale or high brightness. Therefore, the second light emitting diode LE2 is suitable for presenting grayscale changes with low brightness range (that is, the second brightness range), while the first light emitting diode LE1 is suitable for presenting grayscale changes with high brightness range (that is, the first brightness range).
[0156] Generally speaking, the peak light wavelength of the first light emitting diode LE1 and
[0157] the peak light wavelength of the second light emitting diode LE2 decrease with the current density. In this embodiment, the first light emitting diode LE1 is designed to present the first brightness range (for example, grayscale values from 128 to 255) based on the first current density. The second light emitting diode LE2 is designed to present the second brightness range (for example, grayscale values from 0 to 127) based on the second current density. The first current density and the second current density are limited. Therefore, the shift amount of the peak light wavelength of the first light emitting diode LE1 and the peak light wavelength of the second light emitting diode LE2 can be reduced.
[0158] In this embodiment, the pixel circuit PX7 may be applied to the individual driving mode or the full-screen driving mode.
[0159] Please refer to
[0160] In this embodiment, the bottom gate BG of the driving transistor TD-3 is electrically connected to a DC voltage source VDC. Taking the driving transistor TD-3 being an N-type TFT as an example, the lower the bias voltage value of the DC voltage source VDC, the lower the current generated by the driving transistor TD-3. Taking the driving transistor TD-3 being a P-type TFT as an example, the higher the bias voltage value of the DC voltage source VDC, the lower the current generated by the driving transistor TD-3. Therefore, when both the first driving transistor TD1 and the second driving transistor TD2 are implemented by the driving transistor TD-3, the bias voltage at the bottom gate of the first driving transistor TD1 may be different from the bias voltage at the bottom gate of the second driving transistor TD2. For example, when the first driving transistor TD1 and the second driving transistor TD2 are both P-type TFTs, the bias voltage value of the DC voltage source VDC provided to the bottom gate of the first driving transistor TD1 is lower than the bias voltage value of the DC voltage source VDC provided to the bottom gate of the second driving transistor TD2. For another example, when the first driving transistor TD1 and the second driving transistor TD2 are both N-type TFTs, the bias voltage value of the DC voltage source VDC provided to the bottom gate of the first driving transistor TD1 is higher than the bias voltage value of the DC voltage source VDC provided to the bottom gate of the second driving transistor TD2.
[0161] Based on the above, the bias voltage of the bottom gate of the first driving transistor TD1 and the bias voltage of the bottom gate of the second driving transistor TD2 may be adjusted, so that the first current I1 is greater than the second current I2.
[0162] In summary, when the pixel circuit presents the first brightness, the pixel circuit operates based on the first current. When the pixel circuit presents the second brightness, the pixel circuit operates based on the second current. The first brightness is higher than the second brightness. The current value of the first current is higher than the current value of the second current. In this way, the display device can accurately control the grayscale changes of different brightness ranges.
[0163] Finally, it should be noted that the embodiments are merely used to illustrate the technical solution of the disclosure, rather than to limit the disclosure. Although the disclosure has been described in detail with reference to the foregoing embodiments, persons of ordinary skill in the art should understand that the persons may still modify the technical solutions recorded in the foregoing embodiments, or make equivalent substitutions for some or all of the technical features. However, the modifications or substitutions do not cause the essence of the corresponding technical solution to deviate from the scope of the technical solution of each embodiment of the disclosure.