TRANSISTOR WITH GATE ATTACHED FIELD PLATE
20250294789 ยท 2025-09-18
Inventors
Cpc classification
H10D64/512
ELECTRICITY
H10D30/601
ELECTRICITY
H10D64/663
ELECTRICITY
International classification
H10D30/01
ELECTRICITY
Abstract
An apparatus includes a substrate and a transistor disposed on the substrate. The transistor can include a gate disposed between a source area and a drain area of the transistor. The transistor can also include a plurality of routing lanes above the gate for use by automated routing programs that layout metal connections for the apparatus. A first field plate can be disposed above a LDD region of the source area with the first field plate being on a same level as the plurality of routing lanes. A second field plate can be disposed above a LDD region of the drain area with the second field plate being on the same level as the plurality of routing lanes. The first and second field plates can be electrically connected to the gate using respective first and second path that bypass the plurality of routing lanes.
Claims
1. An apparatus, comprising: a gate disposed on a substrate between a source and a drain of a transistor, a metal layer above the gate defining routing lanes for depositing metal connections, at least one field plate, each field plate disposed between the gate and the source or between the gate and the drain on a same level as the metal layer, wherein each field plate is electrically connected to the gate using a connection path that bypass the routing lanes.
2. The apparatus of claim 1, wherein each field plate is disposed above a lightly doped region (LDD region).
3. The apparatus of claim 1, further comprising: at least one tab connection, each tab connection corresponding to a respective field plate and disposed outside an active area of the transistor, each connection path including the respective tab connection.
4. The apparatus of claim 3, wherein each field plate is electrically connected to the respective tab connection, each field plate extending over and overlapping with the respective tab connection.
5. The apparatus of claim 4, wherein the overlap is in a range of 100 nm to 300 nm.
6. The apparatus of claim 4, wherein each field plate is electrically connected to the respective tab connection using a metal connection plate, and wherein each metal connection plate extends over a full length of the overlap of the corresponding field plate in a length direction.
7. The apparatus of claim 3, wherein each tab connection is formed over a thin oxide layer that is in a range of 10 to 80 .
8. The apparatus of claim 3, wherein each tab connection is formed over a thick oxide layer that is in a range of 200 to 500 .
9. The apparatus of claim 3, wherein each tab connection is offset from an edge of the active area by a distance in a range of 10 nm to 120 nm.
10. The apparatus of claim 3, wherein each plate is electrically connected to the respective tab connection using one or more vias.
11. The apparatus of claim 3, further comprising: at least one notch area in a lightly doped region (LDD region) of the transistor that is separate from the active area, each notch area arranged adjacent the gate such that the notch area is within an outermost edge of the active area in a width direction of the transistor.
12. The apparatus of claim 11, wherein at least a portion of each tab connection is formed within a respective notch area.
13. The apparatus of claim 1, further comprising: a gate layer extension that is disposed beyond an edge of an active area of the transistor and connected to the gate, wherein each tab connection is connected to a side of the gate layer extension.
14. A method, comprising: depositing a gate layer beyond an edge of an active area of a transistor to form a gate layer extension; depositing at least one of a polysilicon layer or a WSi.sub.x layer extending from the gate layer extension in a region outside the active area to form at least one tab connection; depositing at least one field plate above a first region between a gate and a source of the transistor and/or above a second region between the gate and a drain of the transistor, each field plate extending over the respective tab connection and overlapping the tab connection; and connecting each field plate to the respective tab connection to electrically connect the field plate to the gate.
15. The method of claim 14, wherein each field plate is deposited above a lightly doped region (LDD region) of the transistor.
16. The method of claim 14, wherein each overlap is in a range 100 nm to 300 nm.
17. The method of claim 14, further comprising: depositing an oxide layer prior to forming each tab connection over the oxide layer, wherein the oxide layer is in a range of 200 to 500 .
18. The method of claim 14, further comprising: forming at least one notch area a lightly doped region (LDD region) of the transistor that is separate from the active area, each notch area arranged adjacent the gate of the transistor such that each notch area is within an outermost edge of the active area in a width direction of the transistor, wherein at least a portion of each tab connection is formed within a respective notch area.
19. An apparatus, comprising: a substrate; and a transistor disposed on the substrate, the transistor including, a gate disposed between a source and a drain of the transistor, a first field plate disposed above a first region between the gate and the source, a second field plate disposed above a second region between the gate and the drain, a first tab connection that is disposed outside an active area of the transistor, the first field plate configured to extend over the first tab connection and overlap with the first tab connection, the first field plate electrically connected to the first tab connection, and a second tab connection that is disposed outside the active area of the transistor, the second field plate is configured to extend over the second tab connection and overlap with the second tab connection, the second field plate electrically connected to the second tab connection.
20. The apparatus of claim 19, wherein the first and second regions are lightly doped (LDD) regions of the transistor and have a first acceptable applied dose range for applying an implant dose in the first and second regions, wherein the apparatus further comprises: a drain attached field plate (DAFP) transistor disposed on the substrate, the DAFP transistor having at least one third LDD region, wherein the at least one third LDD region has a second acceptable applied dose range for applying the implant dose, and wherein the first acceptable dose range at least partially overlaps with the second acceptable dose range.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
DETAILED DESCRIPTION
[0013] In the following detailed description, reference is made to the accompanying drawings that form a part hereof, and in which is shown, by way of illustration, specific embodiments. In the drawings, like numerals describe substantially similar components throughout the several views. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense. Those skilled in that understand the details of a fabrication process for a memory device, including transistors, and thus, for brevity, details related to oxide layer deposition, metal layer deposition, photoresist layers, masks, chemical and/or plasma etching, dopant implant techniques and other known details are omitted in the following description.
[0014] A memory device can include a semiconductor substrate with one or more memory cell arrays and supporting logic circuits located on the peripheral area or region adjacent the memory cell arrays. The logic circuits can include, for example, control and addressing circuits, line driver circuits, sense amplifier circuits, and other supporting circuitry for operating and communicating with the memory cell arrays. The peripheral regions can also be used to separate the memory cell arrays from each other. Designing of the peripheral logic circuits is typically done automatically using programs having automatic place and route tools. Accordingly, to facilitate the automated design process, peripheral logic circuits can be comprised of parameterized cells (PCells) (e.g., standardized integrated circuits) that provide or can be interconnected to provide basic logic functions (e.g., AND, OR, XOR, XNOR, inverter, flipflop, latch, etc.). One or more metal connect lines (e.g., signal and/or power connection lines) can be disposed above the transistors and routed along one or more predetermined routing lanes that facilitate intra-cell and inter-cell connections for the PCells. The predetermined routing lanes for depositing the metal connections in each standardized cell can be in a grid pattern with rows and columns. Accordingly, the greater the number of predetermined routing lanes in each PCell, the more routing options that are available for the automatic place and route tools, which can relax the congestion routing for metal layers, for example.
[0015] Use of field plates may be desired in some transistors because the LDD region can be subject to coupling to overlying or nearby conductors. The field plate shields the underlying LDD region from parasitic coupling to the nearby conductors. The metal layer close to the silicon substrate that is used for the metal connect lines (e.g., the predetermined routing lanes used for PCell routing) can be utilized for creating field plates over transistors (e.g., high voltage N-channel FETs). This means that the metal routing lanes above the LDD region are no longer available for intra- and/or inter-PCell connections. The transistors can be configured as drain-attached field plate (DAFP) transistors or gate-attached field plate (GAFP) transistors. Those skilled in the art understand that the term DAFP transistor also applies to transistors that have a field plate connected to the source contact.
[0016]
[0017]
[0018] Accordingly, in related art systems, DAFP transistors are generally preferred because, unlike the related art GAFP transistors, routing lanes for the PCells are still available over the gate region of DAFP transistors even though the routing lanes in the LDD regions are taken up by the field plate. However, in some scenarios, the use of GAFP transistors can reduce the number of implant dose steps required for fabricating the memory device (and/or another electronic device) in comparison to using just DAFP transistors. For example, in some situations, a single implant dose step cannot satisfy the BV requirements of two different DAFP transistors because the two transistors require different dose concentrations in the LDD region. In such situations, the DAFP transistor requiring the lower dose concentration in the LDD region can sometimes be substituted with a GAFP transistor having similar characteristics (e.g., similar BV value). This is because, in general, although the actual implanted and activated dopant concentration is the same, the effective implant dose concentration in the LDD region of a GAFP transistor after taking into consideration all electrical effects, such as accumulation or depletion from nearby conductors or from internal p-n junction depletion, will be less than that for a DAFP transistor for a same applied implant dose concentration. As used herein, applied implant dose concentration or applied dose means a dopant concentration applied during a dopant implant step. Accordingly, because a GAFP transistor has a lower effective implant dose concentration than a DAFP transistor for a given applied dose, in some situations, a DAFP transistor that requires a lower applied implant dose concentration can be substituted with an appropriate GAFP transistor so that a same applied dose can used in the fabrication of a DAFP transistor and a GAFP transistor.
[0019] However, because the routing lanes for metal connections over both the LDD regions and over the gate region will be unavailable in GAFP transistors, custom routing of the intra- and/or inter-PCell connections may be required when the GAFP transistors are used. In some scenarios (e.g., low voltage logic circuits), custom and circuitous metal routing may not be feasible due to the high cost of layout resources (person-hours) and inconsistency in available routing lanes. That is, the loss of routing lanes can mean greater expenses with respect to engineering resources (e.g., many existing circuits would require layout modifications) and a larger die size for the memory device. In addition, switching to conventional GAFPs prohibits retrofit to existing designs that utilize the routing lanes over the gate area. Thus, in covenantal devices, multiple steps may be needed to implant the required dopant concentration for each different type of transistor and/or the routing options for metal connections may be limited (e.g., options may be limited to trench isolation regions between transistors for the metal routing). Accordingly, a GAFP transistor that includes predetermined routing lanes and has a similar footprint as standard PCell is desirable.
[0020] Embodiments of the present technology are directed to a GAFP transistor that includes predetermined routing lanes over the gate and, in some embodiments, has a footprint that is the same as that of a standard PCell. A memory device can include a substrate and a transistor disposed on the substrate. The transistor can include a gate disposed between a source area and a drain area of the transistor. The transistor can also include a plurality of routing lanes above the gate for use by automated place and route tools that layout metal connections for the memory device. A first field plate can be disposed above a LDD region of the source area with the first field plate being on a same level as the plurality of routing lanes. A second field plate can be disposed above a LDD region of the drain area with the second field plate being on the same level as the plurality of routing lanes. The first and second field plates can be electrically connected to the gate using respective first and second path that bypass the plurality of routing lanes. That is, the electrical connection path between the field plate to the gate does not interfere with the routing lanes over the gate.
[0021] In another exemplary embodiment, a method of forming a device can include depositing a gate layer beyond an edge of an active area a transistor to form a gate layer extension. The method can also include depositing at least one of a polysilicon layer or a WSi.sub.x layer extending from the gate layer extension in a region outside the active area to form a first tab connection. The method can further include depositing at least one of a polysilicon layer or a WSi.sub.x layer extending from the gate layer extension on an opposite side of the gate layer in the region outside the active area to form a second tab connection. The method can include depositing a first field plate above a lightly doped region on a source side of the transistor with the first field plate extending over the first tab connection and overlapping the first tab connection as viewed from the top. The method can also include depositing a second field plate above a lightly doped region on a drain side of the transistor with the second field plate extending over the second tab connection and overlapping the second tab connection as viewed from the top. The method can further include connecting the first field plate to the first tab connection to electrically connect the first field plate to the gate and connecting the second field plate to the second tab connection to electrically connect the second field plate to the gate. By connecting the field plates to tab connections located outside the active area, the electrical connection path between the field plate to the gate bypasses (e.g., does not interfere with) the routing lanes over the gate.
[0022]
[0023] The transistor 200 includes an active area 202 surrounded by a shallow-trench isolation (STI) 204 that can be composed of, for example, silicon dioxide. The transistor 200 includes a drain 210, a source 212, and a gate 214. The transistor 200 can include LDD region 220 that is formed between the contacts 234 of drain 210 and the nearest edge 216 of the gate 214. Similarly, the LDD region 222 can be formed between the contacts 244 of source 212 and the nearest edge 218 of the gate 214. A field plate 224 can be formed in a metal layer above the LDD region 220, and field plate 226 can be formed in a metal layer above the LDD region 222. In addition, in some embodiments, the transistor 200 can include secondary field plates over the contact-to-active area edge regions of the source and drain and can be connected to the respective drain and source contact(s). For clarity, unless specifically referring to secondary field plates, field plate refers to the field plate over an LDD region of the transistor 200. Field plates 224 and/or 226 can be composed of one or more metals or alloys (e.g., tungsten, WSi.sub.x, copper, any combination thereof, and/or another appropriate metal or alloy). In some embodiments, the field plates 224 and/or 226 can be configured in a grid pattern with columns 225 (e.g., along a width direction) and rows 227 (e.g., along a length direction). As used herein, length direction means the drain-to-source direction, and width direction means a direction that is perpendicular to the length direction on a plane parallel to a top surface of the substrate. In addition, top view means a view looking at the top surface of the substrate. In some embodiments, the field plates 224 and/or 226 can be formed in a first metal layer adjacent the respective LDD regions. In some embodiments, field plates 224 and/or 226 can be formed in the metal layer used for routing lanes over the LDD regions of a PCell. The columns 225 and/or rows 227 can correspond to the routing lanes of a PCell, for example.
[0024] The gate 214 can be comprised of one or more layers of polysilicon and/or WSi.sub.x (tungsten silicide) and/or some other appropriate material that are disposed on top of the gate oxide 242. One or more metal layers (e.g., a tungsten layers) can be disposed on the gate 214 to serve as an input contact 254 to the transistor 200. In some embodiments, one or more layers of gate 214 can be deposited so as to extend beyond (outside) one or both edges of the active area 204 in the width direction (hereinafter the one or more gate layers disposed outside the active area are referred to as gate layer extension). For example, one or more layers of the same material used to form the gate 214 (e.g., polysilicon and/or WSi.sub.x and/or some other appropriate material) can be deposited outside the respective edges of the active area 204 in a width direction to form gate layer extensions 262 and/or 264. In some embodiments, where multiple transistors are formed, the gate layer extensions 262 and/or 264 can be the deposited gate layers between gates of adjacent transistors. In some embodiments of the present disclosure, one or more layers of the same material used to form the gate layer extensions 262 and/or 264 (e.g., polysilicon and/or WSi.sub.x and/or some other appropriate material) can be deposited in a direction that extends laterally (e.g., in a length direction) from the appropriate gate layer extension 262 and/or 264 to form a tab connection 260. In other embodiments, the tab connections 260 can be formed from materials other than those used to form the gate layer extensions. In some embodiments, one or more tab connections 260 can be formed on one side or on opposite sides of one or both gate layer extensions 262 and 264. For example, as seen in
[0025] In some embodiments, a length L of tab connection 260, as measured in the length direction from the gate 214 to the farthest end of the tab connection 260, can be in a range of 200 nm to 300 nm such as, for example, 250 nm for each contact (e.g., via 265) between the field plates 224, 226 and the respective tab connections 260a, 260b. For example, if there are two connections (e.g., vias 265), the length L can be in a range of 400 nm to 600 nm, such as, e.g., 500 nm. In some embodiments, the tab connection 260 can have width W that is in a range of a range of 100 nm to 300 nm, such as, for example, 250 nm. The tab connection 260 can be offset in the width direction from a nearest edge of the active area 204 an offset distance O that can be greater than or equal to 10 nm such as, for example, in a range of 10 nm to 120 nm, depending on the application. For low voltage circuits, the offset distance O can be in a range of 10 nm to 90 nm, such as for example, 40 nm to 60 nm. However, for high voltage transistors and modules, the offset distance O can be in a range of 40 nm to 120 nm such as, for example, 80 nm. The offset distance O can be a predetermined minimum distance between the active area and the tab connection 260 based on the breakdown voltage rating of the silicon dioxide in the gap between the active area edge and the tab connection. For example, the offset distance O can be set such that silicon dioxide in the gap between the active area edge and the tan connection can withstand a voltage on tab connection 260 that is up to 30 V. Of course, depending on the application, the voltage on tab connection 260 can be higher or lower and the offset distance O can be set appropriately.
[0026] In some embodiments, a portion or all of one or more field plates can extend to one or more tab connections such that there is an overlap with respect to a top view. In some embodiments, the overlap can be in a range of 100 nm to 300 nm, such as, for example 250 nm. For example, in some embodiments, one or more columns 225 of one or both field plates 224 and 226 can extend beyond (outside) the respective edge of active area 204 to overlap, with respect to a top view, with one or more tab connections 260. In the example of
[0027]
[0028] As discussed above, LDD region 220 can be formed between the drain contact(s) 234 and the edge of gate 214 using an appropriate implant dose concentration. Similarly, LDD region 222 can be formed between the source contact(s) 244 and the edge of gate 214 using an appropriate implant dose concentration. For example, the LDD regions 220 and 222 can be lightly doped to form lower conductivity regions in comparison to the more heavily doped high conductivity n+ regions of the source 212 and drain 210. In some embodiments, the implanted doses in LDD regions 220 and 222 are the same (e.g., within manufacturing tolerances), and in other embodiments, the implanted doses can be different.
[0029]
[0030] As seen in
[0031]
[0032] As discussed above, in some embodiments, the gate oxide layer 242 under the gate 214 can be a thick oxide layer (e.g., in a range from 200 to 500 ). In some embodiments of the present disclosure, the thick oxide layer can extend to the tab connection regions. The embodiment shown in
[0033]
[0034]
[0035] In addition, in some embodiments, alternatively or in addition to vias, a connection plate 430 can connect to the extended portions of field plate 424 and/or 426 (e.g., connect to the columns of the field plates) to ensure a good connection between the field plate 424 and/or 426 and the respective tab connection 460a and/or 460b. The connection plate 430 can be made of a metal or alloy such as, for example, tungsten, copper, WSi.sub.x, or some other appropriate metal or alloy. In some embodiments, the connection plate 430 can be built up from a surface of the tab connection 460 to the field plate layer so that, when the field plate is extended, an electrical connection is made without the use of vias. In other embodiments, the connection plate 430 can connect to the corresponding field plate 424 and/or 426 using vias 465. In some embodiments, the connection plate 430 can be formed on a same level as the field plates, on a level above the field plates, and/or on a level below the field plates.
[0036]
[0037] As seen in
[0038] Because the exemplary embodiments of a GAFP transistor as discussed above still include the routing lanes (e.g., predetermined routing lanes) above the gate region of the transistor, the above exemplary embodiments can be substituted with DAFP transistors without a loss of metal connection options as in conventional memory devices. The substitution of a DAFP transistor that requires a lower applied dose with a GAFP transistor to minimize the number of implant dose steps is discussed with reference to
[0039]
[0040] In the example of
[0041] The above detailed descriptions of embodiments of the technology are not intended to be exhaustive or to limit the technology to the precise form disclosed above. Although specific embodiments of, and examples for, the technology are described above for illustrative purposes, various equivalent modifications are possible within the scope of the technology as those of ordinary skill in the relevant art will recognize. For example, although steps may be presented in a given order, alternative embodiments may perform steps in a different order. The various embodiments described herein may also be combined to provide further embodiments.
[0042] From the foregoing, it will be appreciated that specific embodiments of the technology have been described herein for purposes of illustration, but well-known structures and functions have not been shown or described in detail to avoid unnecessarily obscuring the description of the embodiments of the technology. Where the context permits, singular or plural terms may also include the plural or singular term, respectively. Moreover, unless the word or is expressly limited to mean only a single item exclusive from the other items in reference to a list of two or more items, then the use of or in such a list is to be interpreted as including (a) any single item in the list, (b) all of the items in the list, or (c) any combination of the items in the list. For example, as used herein, including in the claims, or as used in a list of items (for example, a list of items prefaced by a phrase such as at least one of or one or more of) indicates an inclusive list such that, for example, a list of at least one of A, B, or C means A or B or C or AB or AC or BC or ABC (i.e., A and B and C). Also, as used herein, the phrase based on shall not be construed as a reference to a closed set of conditions. For example, an exemplary step that is described as based on condition A may be based on both a condition A and a condition B without departing from the scope of the present disclosure. In other words, as used herein, the phrase based on shall be construed in the same manner as the phrase based at least in part on. Additionally, the terms comprising, including, having, and with are used throughout to mean including at least the recited feature(s) such that any greater number of the same feature and/or additional types of other features are not precluded.
[0043] It will also be appreciated that various modifications may be made without deviating from the disclosure. For example, one of ordinary skill in the art will understand that various components of the technology can be further divided into subcomponents, or that various components and functions of the technology may be combined and integrated. In addition, certain aspects of the technology described in the context of particular embodiments may also be combined or eliminated in other embodiments. Furthermore, although advantages associated with certain embodiments of the new technology have been described in the context of those embodiments, other embodiments may also exhibit such advantages and not all embodiments need necessarily exhibit such advantages to fall within the scope of the technology. Accordingly, the disclosure and associated technology can encompass other embodiments not expressly shown or described.