EMBEDDED TRACE SUBSTRATE (ETS) WITH EMBEDDED METAL TRACES HAVING MULTIPLE THICKNESS FOR INTEGRATED CIRCUIT (IC) PACKAGE HEIGHT CONTROL
20230114404 · 2023-04-13
Inventors
- Seongryul Choi (Seongnam, KR)
- Kuiwon Kang (San Diego, CA, US)
- Joan Rey Villarba Buot (Escondido, CA, US)
Cpc classification
H01L2224/73204
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2225/1041
ELECTRICITY
H01L21/486
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/1035
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L23/49833
ELECTRICITY
H01L24/73
ELECTRICITY
H01L21/4846
ELECTRICITY
H01L2924/1533
ELECTRICITY
International classification
H01L23/538
ELECTRICITY
H01L21/48
ELECTRICITY
H01L23/498
ELECTRICITY
Abstract
Embedded trace substrate (ETS) with embedded metal traces having multiple thicknesses for integrated circuit (IC) package height control, and related IC packages and fabrication methods. The IC package includes a die that is coupled to a package substrate to provide signal routing paths to the die. The IC package also includes an ETS that includes metal traces embedded in an insulating layer(s) to provide connections for signal routing paths for the IC package. To control (such as to reduce) the height of the IC package, the embedded metal traces embedded in an insulating layer in the ETS are provided to have multiple thicknesses (i.e., heights) in a vertical direction. The embedded metal traces in the ETS whose thicknesses affect the overall height of the IC package by being coupled to interconnects external to the ETS in the vertical direction, can be reduced in thickness to control IC package height.
Claims
1. An integrated circuit (IC) package, comprising: a substrate comprising a first metallization layer, comprising: an insulating layer comprising a first surface; and a metal layer comprising a plurality of metal traces embedded in the insulating layer; and wherein: one or more first metal traces among the plurality of metal traces, the one or more first metal traces each having a first thickness in a vertical direction; and one or more second metal traces among the plurality of metal traces, the one or more second metal traces each having a second thickness less than the first thickness in the vertical direction.
2. The IC package of claim 1, wherein: the one or more second metal traces among the plurality of metal traces each comprise a second metal surface recessed a second distance from a first outer surface of the insulating layer.
3. The IC package of claim 2, wherein: the one or more first metal traces among the plurality of metal traces each comprise a second metal surface recessed a first distance greater than the second distance from the first outer surface of the insulating layer.
4. The IC package of claim 1, wherein: the one or more first metal traces among the plurality of metal traces each comprise a first metal surface extending to a first outer surface of the insulating layer; and the one or more second metal traces among the plurality of metal traces each comprise a second metal surface recessed from the first outer surface of the insulating layer.
5. The IC package of claim 1, further comprising one or more openings in the first surface of the insulating layer; wherein the one or more second metal traces are each disposed in an opening among the one or more openings below the first surface of the insulating layer.
6. The IC package of claim 1, wherein the substrate does not comprise a solder resist layer adjacent to the first metallization layer.
7. The IC package of claim 1, further comprising one or more interconnects each coupled to a second metal trace among the one or more second metal traces; wherein the one or more interconnects are each direct metal bonded to a second metal trace among the one or more second metal traces.
8. The IC package of claim 1, further comprising one or more interconnects each coupled to a second metal trace among the one or more second metal traces; and further not comprising a solder joint coupling any of the one or more interconnects to the second metal trace among the one or more second metal traces.
9. The IC package of claim 1, wherein the substrate comprises a second metallization layer, and further comprising: a die coupled to the second metallization layer; and one or more external interconnects each coupled to a second metal trace among the one or more second metal traces.
10. The IC package of claim 9, further comprising one or more openings in the first surface of the insulating layer; the one or more second metal traces each disposed in an opening among the one or more openings; and the one or more external interconnects are each at least partially disposed in an opening among the one or more openings and coupled to the second metal trace among the one or more second metal traces in the opening.
11. The IC package of claim 9, wherein: the die comprises a first side and a second side opposite the first side; and the first side of the die is coupled to the second metallization layer of the substrate; and further comprising an interposer substrate adjacent to the second side of the die, such that the die is disposed between the substrate and the interposer substrate.
12. The IC package of claim 11, further comprising a plurality of vertical interconnects disposed outside the die in a horizontal direction, wherein: the interposer substrate comprises a third metallization layer comprising a plurality of third metal interconnects; and each vertical interconnect among the plurality of vertical interconnects couples a third metal interconnect among the plurality of third metal interconnects, to a second metal interconnect among a plurality of second metal interconnects.
13. The IC package of claim 1, further comprising: a die comprising a first side and a second side opposite the first side, the first side of the die is coupled to the first metallization layer of the substrate; and an interposer substrate adjacent to the second side of the die, such that the die is disposed between the substrate and the interposer substrate; and a plurality of vertical interconnects disposed outside the die in a horizontal direction, wherein: the interposer substrate comprises a third metallization layer comprising a plurality of third metal interconnects; and each vertical interconnect among the plurality of vertical interconnects couples a third metal interconnect among the plurality of third metal interconnects in the third metallization layer of the interposer substrate, to a second metal trace among the one or more second metal traces.
14. The IC package of claim 13, further comprising a plurality of die interconnects each coupled to the first side of the die and each coupled to a first metal trace among the one or more first metal traces.
15. The IC package of claim 14, further comprising one or more openings in a first outer surface of the insulating layer; the one or more second metal traces each disposed in an opening among the one or more openings; and the plurality of vertical interconnects are each at least partially disposed in an opening among the one or more openings and are each coupled to a second metal trace among the one or more second metal traces in the opening.
16. The IC package of claim 1, further comprising: a package substrate; and a die comprising a first side and a second side opposite the first side, wherein the first side of the die is coupled to the package substrate; wherein the substrate comprises an interposer substrate adjacent to the second side of the die, such that the die is disposed between the substrate and the interposer substrate.
17. The IC package of claim 16, further comprising a plurality of vertical interconnects disposed outside the die in a horizontal direction, wherein each vertical interconnect among the plurality of vertical interconnects couples to a second metal trace among the one or more second metal traces, to the package substrate.
18. The IC package of claim 17, further comprising one or more openings in the first surface of the insulating layer; the one or more second metal traces each disposed in an opening among the one or more openings; and the plurality of vertical interconnects each at least partially disposed in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening.
19. The IC package of claim 16, further comprising one or more external interconnects each coupled to a second metal trace among the one or more second metal traces.
20. The IC package of claim 19, further comprising one or more openings in a first outer surface of the insulating layer; the one or more second metal traces each disposed in an opening among the one or more openings; and the one or more external interconnects are each at least partially disposed in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening.
21. The IC package of claim 19, further comprising a plurality of vertical interconnects disposed outside the die in a horizontal direction, wherein each vertical interconnect among the plurality of vertical interconnects couples a second metal trace among the one or more second metal traces, to the package substrate.
22. The IC package of claim 1, further comprising: a first die comprising a first side and a second side opposite the first side, wherein the first side of the first die is coupled to the substrate; an interposer substrate adjacent to the second side of the first die, such that the first die is disposed between the substrate and the interposer substrate; and a second die coupled to the interposer substrate such that the interposer substrate is disposed between the first die and the second die.
23. The IC package of claim 1 integrated into a device selected from the group consisting of: a set top box; an entertainment unit; a navigation device; a communications device; a fixed location data unit; a mobile location data unit; a global positioning system (GPS) device; a mobile phone; a cellular phone; a smart phone; a session initiation protocol (SIP) phone; a tablet; a phablet; a server; a computer; a portable computer; a mobile computing device; a wearable computing device; a desktop computer; a personal digital assistant (PDA); a monitor; a computer monitor; a television; a tuner; a radio; a satellite radio; a music player; a digital music player; a portable music player; a digital video player; a video player; a digital video disc (DVD) player; a portable digital video player; an automobile; a vehicle component; an avionics system; a drone; and a multicopter.
24. A method of fabricating a substrate for an integrated circuit (IC) package, comprising: forming a substrate comprising forming a first metallization layer, comprising: forming an insulating layer comprising a first surface; and forming a metal layer comprising a plurality of metal traces in the insulating layer, comprising: embedding one or more first metal traces among a plurality of metal traces, the one or more first metal traces each having a first thickness in a vertical direction; and embedding one or more second metal traces among the plurality of metal traces, the one or more second metal traces each having a second thickness less than the first thickness in the vertical direction.
25. The method of claim 24, further comprising: forming one or more openings in a first outer surface of the insulating layer; and disposing each of the one or more second metal traces in an opening among the one or more openings below the first surface of the insulating layer.
26. The method of claim 24, further comprising not forming a solder resist layer adjacent to the first metallization layer.
27. The method of claim 24, further comprising: forming one or more interconnects each coupled to a second metal trace among the one or more second metal traces; and metal bonding each of the one or more interconnects to the second metal trace among the one or more second metal traces.
28. The method of claim 24, further not comprising a solder joint coupling any of the one or more interconnects, to a second metal trace among the one or more second metal traces.
29. The method of claim 24, further comprising: coupling a first side of a first die to the substrate; disposing an interposer substrate adjacent to a second side of the first die opposite the first side of the first die, such that the first die is disposed between the substrate and the interposer substrate; and coupling a second die to the interposer substrate, such that the interposer substrate is disposed between the first die and the second die.
30. The method of claim 24, further comprising: coupling a die coupled to a second metallization layer in the substrate; and coupling one or more external interconnects to a second metal trace among the one or more second metal traces.
31. The method of claim 30, further comprising: forming one or more openings in a first outer surface of the insulating layer; disposing each of the one or more second metal traces in an opening among the one or more openings; and disposing each of the one or more external interconnects at least partially in an opening among the one or more openings and coupling to the second metal trace among the one or more second metal traces in the opening.
32. The method of claim 30, further comprising: coupling a first side of a first die to the second metallization layer of the substrate; and disposing an interposer substrate adjacent to a second side of the die opposite the first side of the die, such that the die is disposed between the substrate and the interposer substrate.
33. The method of claim 32, further comprising: coupling each of a plurality of vertical interconnects disposed outside the die in a horizontal direction to a metal interconnect among a plurality of metal interconnects in a third metallization layer of the interposer substrate; and coupling each of the plurality of vertical interconnects to a second metal interconnect among a plurality of second metal interconnects in the second metallization layer of the substrate.
34. The method of claim 24, further comprising: coupling a first side of a first die to the first metallization layer of the substrate; disposing an interposer substrate adjacent to a second side of the first die opposite the first side of the first die, such that the first die is disposed between the substrate and the interposer substrate; and coupling a plurality of vertical interconnects disposed outside the first die in a horizontal direction, each of the plurality of vertical interconnects coupling a metal interconnect among the plurality of metal interconnects in a third metallization layer of an interposer substrate, to a second metal trace among the one or more second metal traces.
35. The method of claim 34, further comprising coupling each of a plurality of die interconnects to the first side of the die and to a first metal trace among the one or more first metal traces.
36. The method of claim 35, further comprising: forming one or more openings in a first outer surface of the insulating layer; disposing each of the one or more second metal traces in an opening among the one or more openings; and disposing each of the plurality of vertical interconnects at least partially in an opening among the one or more openings and coupling to the second metal trace among the one or more second metal traces in the opening.
37. The method of claim 24, further comprising: providing a package substrate; coupling a first side of a die to the package substrate; and disposing the substrate comprises an interposer substrate adjacent to the second side of the die opposite of the first side of the die, such that the die is disposed between the substrate and the interposer substrate.
38. The method of claim 37, further comprising: coupling each of a plurality of vertical interconnects disposed outside the die in a horizontal direction, to a second metal trace among the one or more second metal traces; and coupling each of the plurality of vertical interconnects to the package substrate.
39. The method of claim 38, further comprising: forming one or more openings in a first outer surface of the insulating layer; disposing each of the one or more second metal traces in an opening among the one or more openings; and disposing each of the plurality of vertical interconnects at least partially in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening.
40. The method of claim 37, further comprising forming one or more external interconnects each coupled to a second metal trace among the one or more second metal traces.
41. The method of claim 40, further comprising: forming one or more openings in a first outer surface of the insulating layer; disposing each of the one or more second metal traces in an opening among the one or more openings; and disposing each of the one or more external interconnects at least partially in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening.
42. The method of claim 40, further comprising: coupling each of a plurality of vertical interconnects disposed outside the die in a horizontal direction to the second metal trace among the one or more second metal traces; and coupling each of the plurality of vertical interconnects to the package substrate.
Description
BRIEF DESCRIPTION OF THE FIGURES
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
DETAILED DESCRIPTION
[0019] With reference now to the drawing figures, several exemplary aspects of the present disclosure are described. The word “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any aspect described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other aspects.
[0020] Aspects disclosed herein include an embedded trace substrate (ETS) with embedded metal traces having multiple thickness for integrated circuit (IC) package height control. Related IC packages and IC package fabrication methods are also disclosed. The IC package includes a semiconductor die (“die”) that is coupled to a package substrate to provide signal routing paths to the die. The IC package also includes an ETS that includes metal traces embedded in an insulating layer(s) to provide connections for signal routing paths for the IC package. The package substrate coupled to the die can include an ETS. An interposer substrate that is included in a stacked-die IC package to provide an electrical interface between stacked die packages could also include an ETS. An ETS can be disposed on an outer side of a substrate in the IC package to facilitate interconnections between substrate and external interconnects (e.g., ball grid arrays (BGAs)) providing an external interface to the IC package. An ETS can also be disposed on an inner side of an interposer substrate in an IC package to facilitate interconnections between the interposer substrate and a package substrate. In either configuration, the thickness (i.e., height) of the embedded metal traces in the ETS contributes to the overall height of the IC package. In this regard, in exemplary aspects disclosed herein, to control (such as to reduce) the height of the IC package, the embedded metal traces embedded in an insulating layer in the ETS are provided to have multiple thicknesses (i.e., heights) in a vertical direction. The embedded metal traces in the ETS whose thicknesses affect the overall height of the IC package by being coupled to interconnects external to the ETS in the vertical direction, can be reduced in thickness to control (such as to reduce) IC package height. In this regard, some embedded metal traces in the ETS have a reduced thickness as compared to certain other embedded metal traces in the ETS. As an example, the embedded metal traces desired to be reduced in thickness could be selectively etched during the fabrication of the IC package. Thus, reducing the height of the embedded metal traces in an ETS whose thicknesses affect the height of its IC package reduces the overall height of the IC package.
[0021] In this regard,
[0022] In the example IC package 100 in
[0023] To provide interconnections to route signals from the second die 104(2) through the external interconnects 136 and the interposer substrate 128 to the first die 104(1), vertical interconnects 138 (e.g., metal pillars, metal posts, metal vertical interconnect accesses (vias), such as through-mold vias (TMVs)) are disposed in the package mold 130 of the first die package 106(1). The vertical interconnects 138 extend from a first bottom surface 140 of the interposer substrate 128 to a first top surface 142 of the package substrate 108 in the vertical direction (Z-axis direction) in this example. The vertical interconnects 138 are coupled to metal interconnects 134 in the interposer substrate 128 adjacent first bottom surface 140 of the interposer substrate 128. The vertical interconnects 138 are also coupled to metal interconnects 118 in the first, upper metallization layers 110 of the package substrate 108 adjacent to the first top surface 142 of the package substrate 108. In this manner, the vertical interconnects 138 provide a bridge for interconnections, such as input/output (I/O) connections, between the interposer substrate 128 and the package substrate 108. This provides signal routing paths between the second die 104(2) in the second die package 106(1), and the first die 104(1) and external interconnects 124 through the package substrate.
[0024] Note that the IC package 100 in
[0025]
[0026]
[0027] Similarly, as shown in
[0028] With continuing reference to
[0029] It is desired to minimize the overall height of an IC package, such as the IC package 200. Thus, it is desired to minimize the overall height H.sub.2 of the die package 206, because the height H.sub.2 of the die package 206 contributes to the overall height of the IC package 200 that includes the die package 206. This may be particularly desirable as the complexity of IC packages increases and the number of I/O connections increase as a function of node reduction size in a die and an increase in the density of die connections.
[0030] In this regard,
[0031] As discussed below, in the example die package 306 in
[0032] Note that as shown in
[0033] Also, as shown in
[0034] Avoiding the need for use of a solder resist mask can also reduce the overall height H.sub.6 of the die package 306, because a solder resist mask, when employed, is a layer that remains resident in the die package 306 after fabrication. To further avoid the need for a solder resist mask, the vertical interconnects 238 can be bonded to second embedded metal traces 334(2) in the ETS without the use of solder or solder joint (e.g., such as through direct metal bonding (e.g., copper bonding)) such that the interposer substrate 332 is solderless. Use of an ETS as a substrate with reduced thickness metal interconnects for forming interconnections with vertical interconnects, such as the interposer substrate 332 in
[0035] Also, eliminating the use of a solder resist mask in the die package 306 in
[0036] Note that the outer, external first ETS metallization layer 350(1) in the interposer substrate 332 could also be fabricated such that its first embedded metal traces 334(1) are also of a reduced thickness and recessed from an outer surface of the first insulating layer 351(1) of the first ETS metallization layer 350(1) to facilitate IC package height control (e.g., height reduction). External interconnects, such as external interconnects 136 in the IC package 100 in
[0037] In this regard,
[0038] In the example die package 406 in
[0039] Note that as shown in
[0040] Also, as shown in
[0041] Avoiding the need for use of a solder resist mask can also reduce the overall height H.sub.9 of the die package 406, because a solder resist mask, when employed, is a layer that remains resident in the die package 406 after fabrication. To further avoid the need for a solder resist mask, the external interconnects 438 can be bonded to the first embedded metal traces 434(1) in the ETS without the use of solder or solder joint (e.g., such as through direct metal bonding (e.g., copper bonding)) such that the interposer substrate 432 is solderless. Use of an ETS as a substrate with reduced thickness metal interconnects for forming interconnections with external interconnects, such as the interposer substrate 432 in
[0042] Also, eliminating the use of a solder resist mask in the die package 406 in
[0043] Note that the outer, external third ETS metallization layer 214 in the package substrate 208 in the die packages 306, 406 in
[0044] In this regard,
[0045] In the example die package 506 in
[0046] In this example, the package substrate 508 also includes a first metallization layer 510 that includes first metal interconnects 518 formed on a first insulating layer 560(1). In this example, the first metallization layer 510 is a first ETS metallization layer 510 and is referred to herein as the same. The first metal interconnects 518 form a first metal layer 562(1) on the first insulating layer 560(1). The first metal interconnects 518 are coupled to vertical interconnects 238. In this example, the package substrate 508 also includes a second metallization layer 512 that includes second metal interconnects 520 formed on a second insulating layer 560(2). In this example, the second metallization layer 512 is also a second ETS metallization layer 512 and is referred to as the same. The second metal interconnects 520 form a second metal layer 562(2) on the second insulating layer 560(2). The second metal interconnects 520 are coupled to first metal interconnects 518 in the first ETS metallization layer 510. The package substrate 508 also includes a third metallization layer 514 that includes third embedded metal traces 522 embedded in a third insulating layer 560(3). In this example, the third metallization layer 514 is also a third ETS metallization layer 514 and is referred to as the same. The third embedded metal traces 522 are coupled to second metal interconnects 520 in the second metallization layer 512. In this example, the third embedded metal traces 522 embedded in the third insulating layer 560(3) that have a reduced thickness (i.e., height) in the vertical direction (Z-axis direction). This is accomplished in this example by the third embedded metal traces 522 being recessed a distance D.sub.3 below a first bottom surface 540 of the third insulating layer 560(3) of the third ETS metallization layer 514. As a non-limiting example, the recess distance D.sub.3 could be between six (6) and twenty-one (21) micrometers (.Math.m). A third metal surface 553 of the third embedded metal traces 522 is recessed from the first bottom surface 540 of the third insulating layer 560(3) of the third ETS metallization layer 514. The third embedded metal traces 522 are recessed in openings 574 formed in the third insulating layer 560(3) of the third ETS metallization layer 514 during fabrication.
[0047] These reduced-height third embedded metal traces 522 are coupled to the external interconnects 538 that are disposed partially in the openings 574 and coupled to the third embedded metal traces 522. Thus, by recessing the third embedded metal traces 522 above the first bottom surface 540 of the third insulating layer 560(3) of the third ETS metallization layer 514 and inside the openings 574, a portion of the external interconnects 538 can be formed inside the openings 574, using the openings 574 for alignment. A portion of the external interconnects 538 are formed inside the openings 574 in contact with the third embedded metal traces 522 embedded in the third insulating layer 560(3). This reduces the overall height H.sub.12 of the die package 506, thus reducing the overall height of the IC package 500 that the die package 506 is provided, because a portion of the thickness (i.e., height) of the external interconnects 538 is disposed within the third ETS metallization layer 514, and more particularly the third insulating layer 560(3) of the third ETS metallization layer 514 in this example.
[0048] Note that as shown in
[0049] Also, as shown in
[0050] Avoiding the need for use of a solder resist mask can also reduce the overall height His of the package substrate 508 and thus the overall height H.sub.12 of the die package 506, because a solder resist mask, when employed, is a layer that remains resident in the die package 506 after fabrication. To further avoid the need for a solder resist mask, the external interconnects 538 can be bonded to the third embedded metal traces 522 in the ETS without the use of solder or solder joint (e.g., such as through direct metal bonding (e.g., copper bonding)) such that the package substrate 508 is solderless. Use of an ETS as a substrate with reduced thickness metal interconnects for forming interconnections with external interconnects, such as the package substrate 508 in
[0051] Also, eliminating the use of a solder resist mask in the die package 506 in
[0052] Note that the first ETS metallization layer 510 in the package substrate 508 in the die package 506 in
[0053]
[0054] In this regard, a first step in the fabrication process 600 can be forming an interposer substrate 332, 432, 508 (e.g., interposer substrates 332, 432 or package substrate 508) comprising forming a first metallization layer 350(2), 450(1), 514 (block 602
[0055] Oher fabrication processes can be employed to fabricate an ETS with embedded metal traces of multiple thicknesses for IC package height control (e.g., height reduction), including but not limited to the IC packages and related die packages 306, 406, 506 in
[0056] In this regard, as shown in the exemplary fabrication stage 800A in
[0057] As shown in the exemplary fabrication stage 800D in
[0058] Note that although the examples of the die packages 306, 406, and 506 in
[0059] IC packages that include at least one substrate that includes an ETS with embedded metal traces of multiple thicknesses for IC package height control (e.g., height reduction), including but not limited to the IC packages and related substrates in
[0060] In this regard,
[0061] Other master and slave devices can be connected to the system bus 914. As illustrated in
[0062] The CPU 908 may also be configured to access the display controller(s) 928 over the system bus 914 to control information sent to one or more displays 932. The display controller(s) 928 sends information to the display(s) 932 to be displayed via one or more video processors 934, which process the information to be displayed into a format suitable for the display(s) 932. The display controller(s) 928 and video processor(s) 934 can be included as ICs in the same or different IC packages 902, and in the same or different IC package 902 containing the CPU 908, as an example. The display(s) 932 can include any type of display, including, but not limited to, a cathode ray tube (CRT), a liquid crystal display (LCD), a plasma display, a light emitting diode (LED) display, etc.
[0063]
[0064] The transmitter 1008 or the receiver 1010 may be implemented with a super-heterodyne architecture or a direct-conversion architecture. In the super-heterodyne architecture, a signal is frequency-converted between RF and baseband in multiple stages, e.g., from RF to an intermediate frequency (IF) in one stage, and then from IF to baseband in another stage for the receiver 1010. In the direct-conversion architecture, a signal is frequency-converted between RF and baseband in one stage. The super-heterodyne and direct-conversion architectures may use different circuit blocks and/or have different requirements. In the wireless communications device 1000 in
[0065] In the transmit path, the data processor 1006 processes data to be transmitted and provides I and Q analog output signals to the transmitter 1008. In the exemplary wireless communications device 1000, the data processor 1006 includes digital-to-analog converters (DACs) 1012(1), 1012(2) for converting digital signals generated by the data processor 1006 into the I and Q analog output signals, e.g., I and Q output currents, for further processing.
[0066] Within the transmitter 1008, lowpass filters 1014(1), 1014(2) filter the I and Q analog output signals, respectively, to remove undesired signals caused by the prior digital-to-analog conversion. Amplifiers (AMPs) 1016(1), 1016(2) amplify the signals from the lowpass filters 1014(1), 1014(2), respectively, and provide I and Q baseband signals. An upconverter 1018 upconverts the I and Q baseband signals with I and Q transmit (TX) local oscillator (LO) signals through mixers 1020(1), 1020(2) from a TX LO signal generator 1022 to provide an upconverted signal 1024. A filter 1026 filters the upconverted signal 1024 to remove undesired signals caused by the frequency up-conversion as well as noise in a receive frequency band. A power amplifier (PA) 1028 amplifies the upconverted signal 1024 from the filter 1026 to obtain the desired output power level and provides a transmit RF signal. The transmit RF signal is routed through a duplexer or switch 1030 and transmitted via an antenna 1032.
[0067] In the receive path, the antenna 1032 receives signals transmitted by base stations and provides a received RF signal, which is routed through the duplexer or switch 1030 and provided to a low noise amplifier (LNA) 1034. The duplexer or switch 1030 is designed to operate with a specific receive (RX)-to-TX duplexer frequency separation, such that RX signals are isolated from TX signals. The received RF signal is amplified by the LNA 1034 and filtered by a filter 1036 to obtain a desired RF input signal. Down-conversion mixers 1038(1), 1038(2) mix the output of the filter 1036 with I and Q RX LO signals (i.e., LO_I and LO_Q) from an RX LO signal generator 1040 to generate I and Q baseband signals. The I and Q baseband signals are amplified by AMPs 1042(1), 1042(2) and further filtered by lowpass filters 1044(1), 1044(2) to obtain I and Q analog input signals, which are provided to the data processor 1006. In this example, the data processor 1006 includes analog-to-digital converters (ADCs) 1046(1), 1046(2) for converting the analog input signals into digital signals to be further processed by the data processor 1006.
[0068] In the wireless communications device 1000 of
[0069] Those of skill in the art will further appreciate that the various illustrative logical blocks, modules, circuits, and algorithms described in connection with the aspects disclosed herein may be implemented as electronic hardware, instructions stored in memory or in another computer readable medium and executed by a processor or other processing device, or combinations of both. Memory disclosed herein may be any type and size of memory and may be configured to store any type of information desired. To clearly illustrate this interchangeability, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. How such functionality is implemented depends upon the particular application, design choices, and/or design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.
[0070] The various illustrative logical blocks, modules, and circuits described in connection with the aspects disclosed herein may be implemented or performed with a processor, a Digital Signal Processor (DSP), an Application Specific Integrated Circuit (ASIC), a Field Programmable Gate Array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices (e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration).
[0071] The aspects disclosed herein may be embodied in hardware and in instructions that are stored in hardware, and may reside, for example, in Random Access Memory (RAM), flash memory, Read Only Memory (ROM), Electrically Programmable ROM (EPROM), Electrically Erasable Programmable ROM (EEPROM), registers, a hard disk, a removable disk, a CD-ROM, or any other form of computer readable medium known in the art. An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in a remote station. In the alternative, the processor and the storage medium may reside as discrete components in a remote station, base station, or server.
[0072] It is also noted that the operational steps described in any of the exemplary aspects herein are described to provide examples and discussion. The operations described may be performed in numerous different sequences other than the illustrated sequences. Furthermore, operations described in a single operational step may actually be performed in a number of different steps. Additionally, one or more operational steps discussed in the exemplary aspects may be combined. It is to be understood that the operational steps illustrated in the flowchart diagrams may be subject to numerous different modifications as will be readily apparent to one of skill in the art. Those of skill in the art will also understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
[0073] The previous description of the disclosure is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations. Thus, the disclosure is not intended to be limited to the examples and designs described herein, but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
[0074] Implementation examples are described in the following numbered clauses: [0075] 1. An integrated circuit (IC) package, comprising: [0076] a substrate comprising a first metallization layer, comprising: [0077] an insulating layer comprising a first surface; and [0078] a metal layer comprising a plurality of metal traces embedded in the insulating layer; and [0079] wherein: [0080] one or more first metal traces among the plurality of metal traces, the one or more first metal traces each having a first thickness in a vertical direction; and [0081] one or more second metal traces among the plurality of metal traces, the one or more second metal traces each having a second thickness less than the first thickness in the vertical direction. [0082] 2. The IC package of clause 1, wherein: [0083] the one or more second metal traces among the plurality of metal traces each comprise a second metal surface recessed a second distance from a first outer surface of the insulating layer. [0084] 3. The IC package of clause 2, wherein: [0085] the one or more first metal traces among the plurality of metal traces each comprise a second metal surface recessed a first distance greater than the second distance from the first outer surface of the insulating layer. [0086] 4. The IC package of clause 1 or 2, wherein: [0087] the one or more first metal traces among the plurality of metal traces each comprise a first metal surface extending to a first outer surface of the insulating layer; and [0088] the one or more second metal traces among the plurality of metal traces each comprise a second metal surface recessed from the first outer surface of the insulating layer. [0089] 5. The IC package of any of clauses 1 to 4, further comprising one or more openings in the first surface of the insulating layer; [0090] wherein the one or more second metal traces are each disposed in an opening among the one or more openings below the first surface of the insulating layer. [0091] 6. The IC package of any of clauses 1 to 5, wherein the substrate does not comprise a solder resist layer adjacent to the first metallization layer. [0092] 7. The IC package of any of clauses 1 to 6, further comprising one or more interconnects each coupled to a second metal trace among the one or more second metal traces; [0093] wherein the one or more interconnects are each direct metal bonded to a second metal trace among the one or more second metal traces. [0094] 8. The IC package of any of clauses 1 to 7, further comprising one or more interconnects each coupled to a second metal trace among the one or more second metal traces; and [0095] further not comprising a solder joint coupling any of the one or more interconnects to the second metal trace among the one or more second metal traces. [0096] 9. The IC package of any of clauses 1 to 8, wherein the substrate comprises a second metallization layer, and further comprising: [0097] a die coupled to the second metallization layer; and [0098] one or more external interconnects each coupled to a second metal trace among the one or more second metal traces. [0099] 10. The IC package of clause 9, further comprising one or more openings in the first surface of the insulating layer; [0100] the one or more second metal traces each disposed in an opening among the one or more openings; and [0101] the one or more external interconnects are each at least partially disposed in an opening among the one or more openings and coupled to the second metal trace among the one or more second metal traces in the opening. [0102] 11. The IC package of clause 9 or 10, wherein: [0103] the die comprises a first side and a second side opposite the first side; and [0104] the first side of the die is coupled to the second metallization layer of the substrate; and [0105] further comprising an interposer substrate adjacent to the second side of the die, such that the die is disposed between the substrate and the interposer substrate. [0106] 12. The IC package of clause 11, further comprising a plurality of vertical interconnects disposed outside the die in a horizontal direction, [0107] wherein: [0108] the interposer substrate comprises a third metallization layer comprising a plurality of third metal interconnects; and [0109] each vertical interconnect among the plurality of vertical interconnects couples a third metal interconnect among the plurality of third metal interconnects, to a second metal interconnect among a plurality of second metal interconnects. [0110] 13. The IC package of any of clauses 1 to 9, further comprising: [0111] a die comprising a first side and a second side opposite the first side, [0112] the first side of the die is coupled to the first metallization layer of the substrate; and [0113] an interposer substrate adjacent to the second side of the die, such that the die is disposed between the substrate and the interposer substrate; and [0114] a plurality of vertical interconnects disposed outside the die in a horizontal direction, [0115] wherein: [0116] the interposer substrate comprises a third metallization layer comprising a plurality of third metal interconnects; and [0117] each vertical interconnect among the plurality of vertical interconnects couples a third metal interconnect among the plurality of third metal interconnects in the third metallization layer of the interposer substrate, to a second metal trace among the one or more second metal traces. [0118] 14. The IC package of clause 13, further comprising a plurality of die interconnects each coupled to the first side of the die and each coupled to a first metal trace among the one or more first metal traces. [0119] 15. The IC package of clause 14, further comprising one or more openings in a first outer surface of the insulating layer; [0120] the one or more second metal traces each disposed in an opening among the one or more openings; and [0121] the plurality of vertical interconnects are each at least partially disposed in an opening among the one or more openings and are each coupled to a second metal trace among the one or more second metal traces in the opening. [0122] 16. The IC package of any of clauses 1-9, further comprising: [0123] a package substrate; and [0124] a die comprising a first side and a second side opposite the first side, wherein the first side of the die is coupled to the package substrate; [0125] wherein the substrate comprises an interposer substrate adjacent to the second side of the die, such that the die is disposed between the substrate and the interposer substrate. [0126] 17. The IC package of clause 16, further comprising a plurality of vertical interconnects disposed outside the die in a horizontal direction, [0127] wherein each vertical interconnect among the plurality of vertical interconnects couples to a second metal trace among the one or more second metal traces, to the package substrate. [0128] 18. The IC package of clause 17, further comprising one or more openings in the first surface of the insulating layer; [0129] the one or more second metal traces each disposed in an opening among the one or more openings; and [0130] the plurality of vertical interconnects each at least partially disposed in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening. [0131] 19. The IC package of clause 16, further comprising one or more external interconnects each coupled to a second metal trace among the one or more second metal traces. [0132] 20. The IC package of clause 19, further comprising one or more openings in a first outer surface of the insulating layer; [0133] the one or more second metal traces each disposed in an opening among the one or more openings; and [0134] the one or more external interconnects are each at least partially disposed in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening. [0135] 21. The IC package of clause 19 or 20, further comprising a plurality of vertical interconnects disposed outside the die in a horizontal direction, [0136] wherein each vertical interconnect among the plurality of vertical interconnects couples a second metal trace among the one or more second metal traces, to the package substrate. [0137] 22. The IC package of any of clauses 1 to 21, further comprising: [0138] a first die comprising a first side and a second side opposite the first side, wherein the first side of the first die is coupled to the substrate; [0139] an interposer substrate adjacent to the second side of the first die, such that the first die is disposed between the substrate and the interposer substrate; and [0140] a second die coupled to the interposer substrate such that the interposer substrate is disposed between the first die and the second die. [0141] 23. The IC package of any of clauses 1 to 22 integrated into a device selected from the group consisting of: a set top box; an entertainment unit; a navigation device; a communications device; a fixed location data unit; a mobile location data unit; a global positioning system (GPS) device; a mobile phone; a cellular phone; a smart phone; a session initiation protocol (SIP) phone; a tablet; a phablet; a server; a computer; a portable computer; a mobile computing device; a wearable computing device; a desktop computer; a personal digital assistant (PDA); a monitor; a computer monitor; a television; a tuner; a radio; a satellite radio; a music player; a digital music player; a portable music player; a digital video player; a video player; a digital video disc (DVD) player; a portable digital video player; an automobile; a vehicle component; an avionics system; a drone; and a multicopter. [0142] 24. A method of fabricating a substrate for an integrated circuit (IC) package, comprising: [0143] forming a substrate comprising forming a first metallization layer, comprising: [0144] forming an insulating layer comprising a first surface; and [0145] forming a metal layer comprising a plurality of metal traces in the [0146] insulating layer, comprising: [0147] embedding one or more first metal traces among a plurality of metal traces, the one or more first metal traces each having a first thickness in a vertical direction; and [0148] embedding one or more second metal traces among the plurality of metal traces, the one or more second metal traces each having a second thickness less than the first thickness in the vertical direction. [0149] 25. The method of clause 24, further comprising: [0150] forming one or more openings in a first outer surface of the insulating layer; and [0151] disposing each of the one or more second metal traces in an opening among the one or more openings below the first surface of the insulating layer. [0152] 26. The method of clause 24 or 25, further comprising not forming a solder resist layer adjacent to the first metallization layer. [0153] 27. The method of any of clauses 24 to 26, further comprising: [0154] forming one or more interconnects each coupled to a second metal trace among the one or more second metal traces; and [0155] metal bonding each of the one or more interconnects to the second metal trace among the one or more second metal traces. [0156] 28. The method of any of clauses 24 to 27, further not comprising a solder joint coupling any of the one or more interconnects, to a second metal trace among the one or more second metal traces. [0157] 29. The method of any of clauses 24 to 28, further comprising: [0158] coupling a first side of a first die to the substrate; [0159] disposing an interposer substrate adjacent to a second side of the first die opposite the first side of the first die, such that the first die is disposed between the substrate and the interposer substrate; and [0160] coupling a second die to the interposer substrate, such that the interposer substrate is disposed between the first die and the second die. [0161] 30. The method of any of clauses 24 to 29, further comprising: [0162] coupling a die coupled to a second metallization layer in the substrate; and [0163] coupling one or more external interconnects to a second metal trace among the one or more second metal traces. [0164] 31. The method of clause 30, further comprising: [0165] forming one or more openings in a first outer surface of the insulating layer; [0166] disposing each of the one or more second metal traces in an opening among the one or more openings; and [0167] disposing each of the one or more external interconnects at least partially in an opening among the one or more openings and coupling to the second metal trace among the one or more second metal traces in the opening. [0168] 32. The method of clause 30 or 31, further comprising: [0169] coupling a first side of a first die to the second metallization layer of the substrate; and [0170] disposing an interposer substrate adjacent to a second side of the die opposite the first side of the die, such that the die is disposed between the substrate and the interposer substrate. [0171] 33. The method of clause 32, further comprising: [0172] coupling each of a plurality of vertical interconnects disposed outside the die in a horizontal direction to a metal interconnect among a plurality of metal interconnects in a third metallization layer of the interposer substrate; and [0173] coupling each of the plurality of vertical interconnects to a second metal interconnect among a plurality of second metal interconnects in the second metallization layer of the substrate. [0174] 34. The method of any of clauses 24 to 29, further comprising: [0175] coupling a first side of a first die to the first metallization layer of the substrate; [0176] disposing an interposer substrate adjacent to a second side of the first die opposite the first side of the first die, such that the first die is disposed between the substrate and the interposer substrate; and [0177] coupling a plurality of vertical interconnects disposed outside the first die in a horizontal direction, each of the plurality of vertical interconnects coupling a metal interconnect among the plurality of metal interconnects in a third metallization layer of an interposer substrate, to a second metal trace among the one or more second metal traces. [0178] 35. The method of clause 34, further comprising coupling each of a plurality of die interconnects to the first side of the die and to a first metal trace among the one or more first metal traces. [0179] 36. The method of clause 35, further comprising: [0180] forming one or more openings in a first outer surface of the insulating layer; [0181] disposing each of the one or more second metal traces in an opening among the one or more openings; and [0182] disposing each of the plurality of vertical interconnects at least partially in an opening among the one or more openings and coupling to the second metal trace among the one or more second metal traces in the opening. [0183] 37. The method of any of clauses 24 to 29, further comprising: [0184] providing a package substrate; [0185] coupling a first side of a die to the package substrate; and [0186] disposing the substrate comprises an interposer substrate adjacent to the second side of the die opposite of the first side of the die, such that the die is disposed between the substrate and the interposer substrate. [0187] 38. The method of clause 37, further comprising: [0188] coupling each of a plurality of vertical interconnects disposed outside the die in a horizontal direction, to a second metal trace among the one or more second metal traces; and [0189] coupling each of the plurality of vertical interconnects to the package substrate. [0190] 39. The method of clause 38, further comprising: [0191] forming one or more openings in a first outer surface of the insulating layer; [0192] disposing each of the one or more second metal traces in an opening among the one or more openings; and [0193] disposing each of the plurality of vertical interconnects at least partially in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening. [0194] 40. The method of clause 37, further comprising forming one or more external interconnects each coupled to a second metal trace among the one or more second metal traces. [0195] 41. The method of clause 40, further comprising: [0196] forming one or more openings in a first outer surface of the insulating layer; [0197] disposing each of the one or more second metal traces in an opening among the one or more openings; and [0198] disposing each of the one or more external interconnects at least partially in an opening among the one or more openings and coupled to a second metal trace among the one or more second metal traces in the opening. [0199] 42. The method of clause 40 or 41, further comprising: [0200] coupling each of a plurality of vertical interconnects disposed outside the die in a horizontal direction to the second metal trace among the one or more second metal traces; and [0201] coupling each of the plurality of vertical interconnects to the package substrate.