ELECTRONIC DEVICE WITH WETTABLE FLANK LEAD
20230114872 · 2023-04-13
Inventors
Cpc classification
H01L2924/00012
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/4821
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
International classification
Abstract
An electronic device includes a package structure and a conductive lead with a first surface and a second surface. The first surface has a first plated layer exposed outside the package structure along a first side of the package structure, and the second surface has a second plated layer exposed along the bottom side of the package structure. A method includes forming a first plated layer on a first surface of a conductive lead exposed along a bottom side of a molded structure in a panel array, performing a package separation process that separates an electronic device from the panel array, placing the bottom side of the package structure and the first plated layer on a tape layer above a conductive plate, and forming a second plated layer on the exposed second surface of the conductive lead.
Claims
1. An electronic device, comprising: a package structure having six sides, the six sides including opposite first and second sides spaced apart from one another along a first direction, opposite third and fourth sides spaced apart from one another along a second direction that is orthogonal to the first direction, and opposite fifth and sixth sides spaced apart from one another along a third direction that is orthogonal to the first and second directions; and a conductive lead having a first surface and a second surface, the first surface having a first plated layer exposed outside the package structure along the first side of the package structure, and the second surface having a second plated layer exposed outside the package structure along the fifth side of the package structure.
2. The electronic device of claim 1, wherein the second plated layer includes tin.
3. The electronic device of claim 1, further comprising a second conductive lead having a first surface and a second surface, the first surface of the second conductive lead having a first plated layer exposed outside the package structure along the second side of the package structure, and the second surface of the second conductive lead having a second plated layer exposed outside the package structure along the fifth side of the package structure.
4. The electronic device of claim 3, further comprising: a third conductive lead having a first surface and a second surface, the first surface of the third conductive lead having a first plated layer exposed outside the package structure along the third side of the package structure, and the second surface of the third conductive lead having a second plated layer exposed outside the package structure along the fifth side of the package structure; and a fourth conductive lead having a first surface and a second surface, the first surface of the fourth conductive lead having a first plated layer exposed outside the package structure along the fourth side of the package structure, and the second surface of the fourth conductive lead having a second plated layer exposed outside the package structure along the fifth side of the package structure.
5. A method of fabricating an electronic device, the method comprising: performing a first plating process that forms a first plated layer on a first surface of a conductive lead exposed along a bottom side of a molded structure in a panel array of prospective electronic devices; performing a package separation process that separates an electronic device from the panel array, with the conductive lead exposed along the bottom side of a respective package structure, and exposes a second surface of the conductive lead along a first side of the package structure; placing the bottom side of the package structure and the first plated layer on a tape layer above a conductive plate; and performing a second plating process that forms a second plated layer on the exposed second surface of the conductive lead.
6. The method of claim 5, wherein the second plating process is an electroplating process that forms the second plated layer including tin on the exposed second surface of the conductive lead.
7. The method of claim 5, wherein the first plating process is an electroless plating process that forms the first plated layer including tin on the first surface of the conductive lead.
8. An electronic device, comprising: a package structure having six sides, the six sides including opposite first and second sides spaced apart from one another along a first direction, opposite third and fourth sides spaced apart from one another along a second direction that is orthogonal to the first direction, and opposite fifth and sixth sides spaced apart from one another along a third direction that is orthogonal to the first and second directions; and a conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface extending along the first side of the package structure, and the second surface extending along the fifth side of the package structure, the first plated layer extending on the first and second surfaces of the conductive lead and including cobalt boride, and the second plated layer extending on the first plated layer and including gold.
9. The electronic device of claim 8, further comprising a second conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface of the second conductive lead extending along the second side of the package structure, and the second surface of the second conductive lead extending along the fifth side of the package structure, the first plated layer of the second conductive lead extending on the first and second surfaces of the second conductive lead and including cobalt boride, and the second plated layer of the second conductive lead extending on the first plated layer of the second conductive lead and including gold.
10. The electronic device of claim 9, further comprising: a third conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface of the third conductive lead extending along the third side of the package structure, and the second surface of the third conductive lead extending along the fifth side of the package structure, the first plated layer of the third conductive lead extending on the first and second surfaces of the third conductive lead and including cobalt boride, and the second plated layer of the third conductive lead extending on the first plated layer of the third conductive lead and including gold; and a fourth conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface of the fourth conductive lead extending along the fourth side of the package structure, and the second surface of the fourth conductive lead extending along the fifth side of the package structure, the first plated layer of the fourth conductive lead extending on the first and second surfaces of the fourth conductive lead and including cobalt boride, and the second plated layer of the fourth conductive lead extending on the first plated layer of the fourth conductive lead and including gold.
11. A method of fabricating an electronic device, the method comprising: performing a package separation process that separates an electronic device from a panel array, with a first surface of a conductive lead exposed along a bottom side of a respective package structure, and exposes a second surface of the conductive lead along a first side of the package structure; performing a first plating process that forms a first plated layer extending on the first and second surfaces of the conductive lead and including cobalt boride; and performing a second plating process that forms a second plated layer extending on the first plated layer and including gold.
12. The method of claim 11, wherein the second plating process is an electroless process that forms the second plated layer including gold on the exposed second surface of the conductive lead.
13. The method of claim 11, wherein the first plating process is an electroless plating process that forms the first plated layer including cobalt boride on the first and second surfaces of the conductive lead.
14. An electronic device, comprising: a package structure having six sides, the six sides including opposite first and second sides spaced apart from one another along a first direction, opposite third and fourth sides spaced apart from one another along a second direction that is orthogonal to the first direction, and opposite fifth and sixth sides spaced apart from one another along a third direction that is orthogonal to the first and second directions; and a conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface extending along the first side of the package structure, and the second surface extending along the fifth side of the package structure, the first plated layer extending on the first surface of the conductive lead and including cobalt, the second plated layer extending on the first plated layer and on the second surface of the conductive lead, and the second plated layer including tin.
15. The electronic device of claim 14, further comprising a second conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface of the second conductive lead extending along the second side of the package structure, and the second surface of the second conductive lead extending along the fifth side of the package structure, the first plated layer of the second conductive lead extending on the first surface of the second conductive lead and including cobalt, and the second plated layer of the second conductive lead extending on the first plated layer of the second conductive lead and on the second surface of the second conductive lead, and the second plated layer of the second conductive lead including tin.
16. The electronic device of claim 15, further comprising: a third conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface of the third conductive lead extending along the third side of the package structure, and the second surface of the third conductive lead extending along the fifth side of the package structure, the first plated layer of the third conductive lead extending on the first surface of the third conductive lead and including cobalt, and the second plated layer of the third conductive lead extending on the first plated layer of the third conductive lead and on the second surface of the third conductive lead, and the second plated layer of the third conductive lead including tin; and a fourth conductive lead having a first surface, a second surface, a first plated layer, and a second plated layer, the first surface of the fourth conductive lead extending along the fourth side of the package structure, and the second surface of the fourth conductive lead extending along the fifth side of the package structure, the first plated layer of the fourth conductive lead extending on the first surface of the fourth conductive lead and including cobalt, and the second plated layer of the fourth conductive lead extending on the first plated layer of the fourth conductive lead and on the second surface of the fourth conductive lead, and the second plated layer of the fourth conductive lead including tin.
17. A method of fabricating an electronic device, the method comprising: performing a first plating process that forms a first plated layer on a first surface of a conductive lead exposed along a bottom side of a molded structure in a panel array of prospective electronic devices, the first plated layer including cobalt; performing a second plating process that forms a copper layer on the first plated layer; performing a package separation process that separates an electronic device from the panel array, with the conductive lead exposed along the bottom side of a respective package structure, and exposes a second surface of the conductive lead along a first side of the package structure; and performing a third plating process that forms a second plated layer including tin on the second surface of the conductive lead along a first side of the package structure and consumes the copper layer to form the second plated layer including tin on the first plated layer of the first surface of the conductive lead.
18. The method of claim 17, wherein the first plating process is an electroplating process that forms the first plated layer including cobalt to a thickness of approximately 1 μm or more and approximately 3 μm or less.
19. The method of claim 18, wherein the second plating process is an electroplating process that forms the copper layer to a thickness of approximately 15 nm or more and approximately 2.0 μm or less.
20. The method of claim 18, wherein the third plating process is an immersion plating process.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
DETAILED DESCRIPTION
[0025] In the drawings, like reference numerals refer to like elements throughout, and the various features are not necessarily drawn to scale. Also, the term “couple” or “couples” includes indirect or direct electrical or mechanical connection or combinations thereof. For example, if a first device couples to or is coupled with a second device, that connection may be through a direct electrical connection, or through an indirect electrical connection via one or more intervening devices and connections.
[0026] Referring initially to
[0027] The electronic device 100 includes conductive leads 110 along the sides 101-104 to form a quad flat no-lead (QFN) package structure. In another implementation the device has conductive leads on two opposite sides to provide a DFN package structure (not shown). As best shown in
[0028] Referring also to
[0029] The method 200 continues at 204 with electrical coupling including coupling one or more conductive terminals (e.g., bond pads) of the die 120 to respective conductive leads 110, as well as any die-to-die connections required for a given electronic device design (e.g., die-to-die connections for a multiple chip module or MCM device, not shown).
[0030] At 208, in one example, the method 200 includes depositing nickel on the bottom side 105 of the panel array 301.
[0031] At 212 in
[0032] A tape structure and conductive plate are prepared at 214-218 in
[0033] At 220 in
[0034] At 222, an electroplating is performed.
[0035] The method 200 and the electronic device 100 provide enhanced wettable flank solutions for sawn QFN and DFN packages compared with immersion tin (Sn) plating, dimple plating, and step cut alternatives, each of which has its own challenges and disadvantages. For example, limitation in the achievable immersion tin layer approach, the shelf life of the plated package is limited and not as long as matt tin plating. Dimple and step cut options are limited in applicability related to the package design and minimum lead frame thickness. The electronic device 100 and the method 200 enable the use of matt tin electroplating to fully tin matt plate the side wall surfaces 132 of the conductive leads 110. The exposed bare Cu edges will be electrically connected to the conductive tape and are plated and the sidewalls or edges of the conductive leads 110 of the singulated package will be fully solderable. The bottom of the package will not be plated since it is covered by the tape layer 803, where the tape adhesive preferably allows no solution to penetrate into the interface. The tape layer 803 is removed in one example after the second plating process and a new tape 800 is used for a subsequent batch of electronic devices 100. In one implementation, the described techniques enables side-wettable flanks to facilitate solder wetting height of 100 um or more to provide a wettable flank solution suitable for QFN and thin flip-chip on lead (FCOL) devices having 6 mm thick lead frames suitable for automotive or industrial applications with an extended shelf life of 20 years or more.
[0036] Referring now to
[0037] The electronic device 1500 includes conductive leads 1510 along the sides 1501-1504 to form a quad flat no-lead (QFN) package structure. In another implementation the device has conductive leads on two opposite sides to provide a DFN package structure (not shown). As best shown in
[0038] The conductive leads on the other lateral sides 1502-1504 of the electronic device 1500 are similarly constructed. The second conductive leads 1510 along the second side 1502 have a first surface 1531 and a second surface 1532, as well as a first plated layer 1511 and a second plated layer 1512. The first surface 1531 of the second conductive lead 1510 extends along the second side 1502 of the package structure 1508, and the second surface 1532 of the second conductive lead 1510 extends along the fifth side 1505 of the package structure 1508. The first plated layer 1511 of the second conductive lead 1510 extends on the respective first and second surfaces 1531 and 1532 of the second conductive lead 1510 and includes cobalt boride. The second plated layer 1512 of the second conductive lead 1510 extends on the first plated layer 1511 of the second conductive lead 1510 and includes gold. The third conductive leads 1510 along the third side 1503 have a first surface 1531, a second surface 1532, a first plated layer 1511, and a second plated layer 1512. The first surface 1531 of the third conductive lead 1510 extends along the third side 1503 of the package structure 1508, and the second surface 1532 of the third conductive lead 1510 extends along the fifth side 1505 of the package structure 1508. The first plated layer 1511 of the third conductive lead 1510 extends on the first and second surfaces 1531, 1532 of the third conductive lead 1510 and includes cobalt boride. The second plated layer 1512 of the third conductive lead 1510 extends on the first plated layer 1511 of the third conductive lead 1510 and includes gold. The fourth conductive leads 1510 along the fourth side 1504 have a first surface 1531, a second surface 1532, a first plated layer 1511, and a second plated layer 1512. The first surface 1531 of the fourth conductive lead 1510 extends along the fourth side 1504 of the package structure 1508, and the second surface 1532 of the fourth conductive lead 1510 extends along the fifth side 1505 of the package structure 1508. The first plated layer 1511 of the fourth conductive lead 1510 extends on the first and second surfaces 1531, 1532 of the fourth conductive lead 1510 and includes cobalt boride. The second plated layer 1512 of the fourth conductive lead 1510 extends on the first plated layer 1511 of the fourth conductive lead 1510 and includes gold.
[0039] Referring also to
[0040] The method 1600 continues at 1604 with electrical coupling including coupling one or more conductive terminals (e.g., bond pads) of the die 1520 to respective conductive leads 1510, as well as any die-to-die connections required for a given electronic device design (e.g., die-to-die connections for a multiple chip module or MCM device, not shown).
[0041] At 1608 in
[0042] The method 1600 continues at 1610 with electroless cobalt boride plating.
[0043] The electroless plating of the cobalt boride first plated layer 1511 mitigates defects and provides larger grain sizes to operate as an effective diffusion barrier layer against interdiffusion of copper and tin. The barrier effect mitigates formation of intermetallic compounds (IMCs) such as Cu.sub.3Sn and Cu.sub.6Sn.sub.5 and enhances board level reliability (BLR) performance since cobalt and copper have very low solubility in each other. The cobalt-tin intermetallic has high fracture toughness and high ductility resulting in solder voiding at the interface and avoiding cracking at the interface of Co—Cu IMC-matt Sn. The edge of the singulated packaged electronic device 1500 is fully solderable and provides a wettable flank QFN or DFN package.
[0044] Referring now to
[0045] The electronic device 2300 includes conductive leads 2310 along the sides 2301-2304 to form a quad flat no-lead (QFN) package structure. In another implementation the device has conductive leads on two opposite sides to provide a DFN package structure (not shown). As best shown in
[0046] The conductive leads on the other lateral sides 2302-2304 of the electronic device 2300 are similarly constructed. The second conductive leads 2310 along the second side 2302 have a first surface 2331, a second surface 2332, a first plated layer 2311, and a second plated layer 2312. The first surface 2331 of the second conductive lead 2310 extends along the second side 2302 of the package structure 2308, and the second surface 2332 of the second conductive lead 2310 extends along the fifth side 2305 of the package structure 2308. The first plated layer 2311 of the second conductive lead 2310 extends on the first surface 2331 of the second conductive lead 2310 and includes cobalt. The second plated layer 2312 of the second conductive lead 2310 extends on the first plated layer 2311 of the second conductive lead 2310 and on the second surface 2332 of the second conductive lead 2310. The second plated layer 2312 of the second conductive lead 2310 includes tin. The third conductive leads 2310 along the third side 2303 have a first surface 2331, a second surface 2332, a first plated layer 2311, and a second plated layer 2312. For each conductive lead 2310 along the third side 2303, the first surface 2331 of the third conductive lead 2310 extends along the third side 2303 of the package structure 2308, and the second surface 2332 of the third conductive lead 2310 extends along the fifth side 2305 of the package structure 2308. The first plated layer 2311 of the third conductive lead 2310 extends on the first surface 2331 of the third conductive lead 2310 and includes cobalt. The second plated layer 2312 of the third conductive lead 2310 extends on the first plated layer 2311 of the third conductive lead 2310 and on the second surface 2332 of the third conductive lead 2310. The second plated layer 2312 of the third conductive lead 2310 includes tin. The fourth conductive leads 2310 along the fourth side 2304 include a first surface 2331, a second surface 2332, a first plated layer 2311, and a second plated layer 2312. For each, the first surface 2331 of the fourth conductive lead 2310 extends along the fourth side 2304 of the package structure 2308, and the second surface 2332 of the fourth conductive lead 2310 extends along the fifth side 2305 of the package structure 2308. The first plated layer 2311 of the fourth conductive lead 2310 extends on the first surface 2331 of the fourth conductive lead 2310 and includes cobalt. The second plated layer 2312 of the fourth conductive lead 2310 extends on the first plated layer 2311 of the fourth conductive lead 2310 and on the second surface 2332 of the fourth conductive lead 2310. The second plated layer 2312 of the fourth conductive lead 2310 includes tin.
[0047] Referring also to
[0048] The method 2400 continues at 2404 with electrical coupling including coupling one or more conductive terminals (e.g., bond pads) of the die 2320 to respective conductive leads 2310, as well as any die-to-die connections required for a given electronic device design (e.g., die-to-die connections for a multiple chip module or MCM device, not shown).
[0049] The method 2400 continues at 2408 with a first electroplating process using cobalt.
[0050] A second electroplating process is performed at 2410 to form a copper layer on the first plated layer 2311.
[0051] The method 2400 continues at 2412 with package separation.
[0052] A third plating process is performed at 2414.
[0053] The cobalt plating of the first plated layer 2311 mitigates defects and provides larger grain sizes to operate as an effective diffusion barrier layer against interdiffusion of copper and tin due to the fact that Co and Cu have minimal solid solution solubility. The barrier effect mitigates formation of intermetallic compounds (IMCs) such as Cu.sub.3Sn and Cu.sub.6Sn.sub.5 and enhances board level reliability (BLR) performance since cobalt and copper have very low solubility in each other. The cobalt-tin intermetallic has high fracture toughness and high ductility resulting in solder voiding at the interface and avoiding cracking at the interface of Co—Cu IMC-matt Sn. The edge of the singulated packaged electronic device 1500 is fully solderable and provides a wettable flank QFN or DFN package. The electronic device 2300 and the method 2400 provide an effective solution where a specific application requires both the sidewall or edge and the bottom of the package to be plated at the same time through the same plating process and plating materials. The described solution is advantageous compared with applying immersion tin plating on the edge (exposed bare copper) and bottom at the same time since applying immersion tin on the bottom leads to poor board level reliability performance due to the copper-tin interdiffusion and formation of large amount of IMCs. Providing the cobalt under layer provides an efficient diffusion barrier against copper and tin and improves BLR performance. The described examples, moreover, provide both the lead and the bottom of the package with the same finish through the process. In one example, the bottom of the package includes cobalt and immersion tin and the edge includes immersion tin. Since cobalt functions as an efficient diffusion barrier layer against interdiffusion of copper and tin, the BLR performance of the package is not sacrificed as a result of immersion tin plating on the bottom of the package.
[0054] The above examples are merely illustrative of several possible implementations of various aspects of the present disclosure, wherein equivalent alterations and/or modifications will occur to others skilled in the art upon reading and understanding this specification and the annexed drawings. Unless otherwise stated, “about,” “approximately,” or “substantially” preceding a value means+/−10 percent of the stated value. Modifications are possible in the described examples, and other implementations are possible, within the scope of the claims.