Via for semiconductor devices and related methods
11605576 · 2023-03-14
Assignee
Inventors
Cpc classification
H01L21/02118
ELECTRICITY
H01L2224/056
ELECTRICITY
H01L2224/04
ELECTRICITY
H01L2224/0391
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/05138
ELECTRICITY
H01L23/481
ELECTRICITY
H01L2224/05563
ELECTRICITY
H01L2224/04
ELECTRICITY
H01L2224/05138
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L2224/04042
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/02371
ELECTRICITY
H01L2224/05638
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/76877
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/056
ELECTRICITY
H01L2224/02372
ELECTRICITY
H01L2224/05638
ELECTRICITY
H01L24/02
ELECTRICITY
H01L2224/0345
ELECTRICITY
International classification
H01L21/768
ELECTRICITY
H01L23/48
ELECTRICITY
H01L21/02
ELECTRICITY
Abstract
A via for semiconductor devices is disclosed. Implementations of vias for semiconductor devices may include: a semiconductor substrate that includes a first side; a via extending from the first side of the semiconductor substrate to a pad; a polymer layer coupled along an entire sidewall of the via, the polymer layer in direct contact with the pad; and a metal layer directly coupled over the polymer layer and directly coupled with the pad.
Claims
1. A semiconductor device comprising: a semiconductor substrate comprising a first side, wherein the first side of the semiconductor substrate is opposite from and furthest from a second side of the semiconductor substrate, the semiconductor substrate comprising a pad; a via extending from the first side of the semiconductor substrate to the pad; a polymer layer coupled along an entire sidewall of the via, the polymer layer in direct contact with the pad; and a metal layer directly coupled over the polymer layer, such that the metal layer contacts an entire sidewall of the polymer layer within the via, and the metal layer directly couples with a surface of the pad facing the via; wherein the metal layer comprises a recess formed therein; wherein the sidewall of the via is angled less than 85 degrees from a line parallel with a plane formed by the first side of the semiconductor substrate; and wherein the sidewall of the via is continuously sloped from the first side of the semiconductor substrate to the pad.
2. The semiconductor device of claim 1, wherein the metal layer is a seed layer.
3. The semiconductor device of claim 2, wherein a second metal layer is electroplated on the seed layer.
4. The semiconductor device of claim 1, wherein a width of the via is greater than 200 microns.
5. The semiconductor device of claim 1, wherein the polymer layer comprises one of a polyimide, a polybenzoxazole (PBO), or a bisbenzocyclotene (BCB).
6. The semiconductor device of claim 1, further comprising an oxide layer coupled between the polymer layer and the sidewall of the via.
7. The semiconductor device of claim 1, wherein an entirety of the first side of the semiconductor substrate lies within a same plane.
8. The semiconductor device of claim 1, wherein the pad is formed in a dielectric layer.
9. The semiconductor device of claim 8, wherein the pad is coupled between the via and a second dielectric layer.
10. A semiconductor device comprising: a semiconductor substrate comprising a first side, wherein the first side of the semiconductor substrate is opposite from and furthest from a second side of the semiconductor substrate, the semiconductor substrate comprising a pad formed in a dielectric layer; a via extending from the first side of the semiconductor substrate to the pad; a polymer layer coupled along a sidewall of the via, the polymer layer in direct contact with the pad; a metal layer coupled over the polymer layer and directly coupled with a surface of the pad facing the via; and an oxide layer coupled between the polymer layer and the sidewall of the via; wherein the sidewall of the via is angled less than 85 degrees from a line parallel with a plane formed by the first side of the semiconductor substrate; wherein the sidewall of the via is continuously sloped from the first side of the substrate to the pad; and wherein an entirety of the first side of the substrate lies in a same plane.
11. The semiconductor device of claim 10, wherein an entirety of the metal layer contacts the polymer layer.
12. The semiconductor device of claim 10, wherein the metal layer is a seed layer.
13. The semiconductor device of claim 12, wherein a second metal layer is electroplated on the seed layer.
14. The semiconductor device of claim 10, wherein a width of the via is greater than 200 microns.
15. The semiconductor device of claim 10, wherein the polymer layer comprises one of a polyimide, a polybenzoxazole (PBO), or a bisbenzocyclotene (BCB).
16. The semiconductor device of claim 10, wherein the oxide layer is etched.
17. The semiconductor device of claim 10, wherein the pad is coupled between the via and a second dielectric layer.
18. A semiconductor device comprising: a semiconductor substrate comprising a first side, wherein the first side of the semiconductor substrate is opposite from and furthest from a second side of the semiconductor substrate, the semiconductor substrate comprising a pad formed in a dielectric layer; a via extending from the first side of the semiconductor substrate to the pad; a polymer layer coupled along an entire sidewall of the via, the polymer layer in direct contact with the pad; an oxide layer coupled between the polymer layer and the sidewall of the via; and a metal layer directly coupled over the polymer layer, such that the metal layer contacts an entire sidewall of the polymer layer within the via, and the metal layer directly couples with a surface of the pad facing the via; wherein the metal layer comprises a recess formed therein; wherein the sidewall of the via is angled less than 85 degrees from a line parallel with a plane formed by the first side of the semiconductor substrate; and wherein the sidewall of the via is continuously sloped from the first side of the semiconductor substrate to the pad.
19. The semiconductor device of claim 18, wherein the oxide layer is etched.
20. The semiconductor device of claim 18, wherein an entirety of the first side of the semiconductor substrate lies within a same plane.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Implementations will hereinafter be described in conjunction with the appended drawings, where like designations denote like elements, and:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DESCRIPTION
(9) This disclosure, its aspects and implementations, are not limited to the specific components, assembly procedures or method elements disclosed herein. Many additional components, assembly procedures and/or method elements known in the art consistent with the intended vias and related methods for semiconductor devices will become apparent for use with particular implementations from this disclosure. Accordingly, for example, although particular implementations are disclosed, such implementations and implementing components may comprise any shape, size, style, type, model, version, measurement, concentration, material, quantity, method element, step, and/or the like as is known in the art for such vias for semiconductor devices, and implementing components and methods, consistent with the intended operation and methods.
(10) In forming semiconductor vias, a re-passivation layer may be formed within the vias' structure. This re-passivation layer may then relieve the stress between the substrate material and the metal during thermal cycling, or it may serve to electrically isolate the doped silicon from the materials used in the metallization.
(11) Referring to
(12) Referring to
(13) Still referring to
(14) Referring to
(15) Referring to
(16) Referring to
(17) At this point, the metal layer 24 can be used to provide an electrical connection with the pad 16. Various electrical connectors may be used/formed to establish the connection with a substrate, die package, circuit board, or other motherboard to which the semiconductor device will be coupled, such as, by non-limiting example, balls, solder, solder balls, pillars, wire bonds, metal to metal bonding, or any other electrical connector type.
(18) Referring to
(19) While in the drawings, a single via is illustrated, it will be understood that in the various processing implementations, many more vias may be formed simultaneously across a wafer, substrate, or die being processed. In various process implementations, while the illustrated process of forming via using slanted sidewalls may be being carried out, other vias may be simultaneously or subsequently be formed in the same layer which have sidewalls angled at greater than 85 degrees from a line that is parallel with a plane formed by the first side of the semiconductor substrate. A wide variety of possible combinations of via types and processing steps are possible using the principles disclosed in this document.
(20) In places where the description above refers to particular implementations of vias for semiconductor devices and implementing components, sub-components, methods and sub-methods, it should be readily apparent that a number of modifications may be made without departing from the spirit thereof and that these implementations, implementing components, sub-components, methods and sub-methods may be applied to other vias for semiconductor devices.