DISPLAY DEVICE
20250366313 ยท 2025-11-27
Assignee
Inventors
Cpc classification
H10D86/471
ELECTRICITY
H10D30/0314
ELECTRICITY
H10D86/481
ELECTRICITY
H10D99/00
ELECTRICITY
H10D86/423
ELECTRICITY
H10D30/0321
ELECTRICITY
H10D86/421
ELECTRICITY
H10D86/0212
ELECTRICITY
International classification
H10K59/121
ELECTRICITY
Abstract
A plurality of thin film transistors provided in a peripheral region are first staggered thin film transistors where a first channel layer configured of low-temperature polysilicon is included, and the first channel layer is not interposed between a first source electrode and a first gate electrode, and between a first drain electrode and the first gate electrode. A plurality of thin film transistors provided in a display region are second staggered thin film transistors where a second channel layer configured of an oxide semiconductor is included, and the second channel layer is not interposed between a second source electrode and a second gate electrode, and between a second drain electrode and the second gate electrode. The first thin film transistor is located below the second thin film transistor.
Claims
1-13. (canceled)
14. A display device comprising: a pixel electrode provided in a display region configured to display an image; a common electrode above the pixel electrode; a light-emitting element layer between the pixel electrode and the common electrode; a first thin film transistor coupled to the pixel electrode in the display region, the first thin film transistor including a first semiconductor layer formed of an oxide semiconductor; a first conductive layer overlapping with the first thin film transistor, the first thin film transistor being provided between the light-emitting element layer and the first conductive layer; a second thin film transistor provided in a peripheral region outside the display region and including a second semiconductor layer; and a second conductive layer overlapping with the first semiconductor layer and provided in a same layer as the second semiconductor layer, the first conductive layer being provided between the first semiconductor layer and the second conductive layer.
15. The display device according to claim 14, wherein the second semiconductor layer is formed of polysilicon.
16. The display device according to claim 14, wherein no other transistor is coupled between the first thin film transistor and the pixel electrode.
17. The display device according to claim 14, further comprising a drive circuit provided in a peripheral region outside the display region, wherein the second thin film transistor is included in the drive circuit.
18. The display device according to claim 14, wherein the second conductive layer includes polysilicon.
19. The display device according to claim 18, wherein the second conductive layer includes ions.
20. The display device according to claim 14, wherein the second conductive layer is coupled to the pixel electrode.
21. The display device according to claim 14, wherein the second conductive layer is coupled to the first thin film transistor.
22. The display device according to claim 21, wherein the second conductive layer is coupled to the pixel electrode via one of a first source electrode and a first drain electrode that are included in the first thin film transistor.
23. The display device according to claim 14, further comprising a third thin film transistor including a third semiconductor layer in the display region, wherein a third gate electrode of the third thin film transistor is in a same layer as the first conductive layer, and the third semiconductor layer is in a same layer as the second conductive layer.
24. The display device according to claim 14, further comprising a third thin film transistor including a third semiconductor layer in the display region, wherein a third gate electrode of the third thin film transistor is in a same layer as the first conductive layer, and a first gate electrode of the first thin film transistor is connected to one of a third source electrode and a third drain electrode that are included in the third thin film transistor.
25. The display device according to claim 14, wherein a second gate electrode of the second thin film transistor and the first conductive layer are formed of a same material.
26. The display device according to claim 14, wherein the pixel electrode is provided at an opposite side of the first semiconductor layer from the second semiconductor layer.
27. A display device comprising: a pixel electrode provided in a display region configured to display an image; a common electrode above the pixel electrode; a light-emitting element layer between the pixel electrode and the common electrode; a first thin film transistor coupled to the pixel electrode in the display region, the first thin film transistor including a first semiconductor layer formed of an oxide semiconductor; a first conductive layer overlapping with the first thin film transistor, the first thin film transistor being provided between the light-emitting element layer and the first conductive layer; and a second thin film transistor provided in a peripheral region outside the display region and including a second semiconductor layer, wherein the first semiconductor layer is provided between the light-emitting element layer and the second semiconductor layer in a sectional view.
28. The display device according to claim 27, wherein the first semiconductor layer does not overlap with the second semiconductor layer.
29. The display device according to claim 27, wherein a second gate electrode of the second thin film transistor is in a same layer as the first conductive layer.
30. The display device according to claim 27, wherein the second semiconductor layer is formed of polysilicon.
31. The display device according to claim 27, wherein no other transistor is coupled between the first thin film transistor and the pixel electrode.
32. The display device according to claim 27, further comprising a drive circuit provided in a peripheral region outside the display region, wherein the second thin film transistor is included in the drive circuit.
33. The display device according to claim 27, wherein the second semiconductor layer includes polysilicon.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
DETAILED DESCRIPTION OF THE INVENTION
[0018] Hereinafter, embodiments of the present invention will be described with reference to the drawings.
First Embodiment
[0019]
[0020]
[0021] A light-emitting element layer 22 is provided on the pixel electrode 18. The light-emitting layer 22 is continuously positioned on the plurality of pixel electrodes 18, and is also positioned on the insulating layer 20. As a modification example, the light-emitting element layer 22 may be separately (dividedly) provided per pixel electrode 18. The light-emitting element layer 22 may include at least a light-emitting layer, and may further include at least one layer of an electron transport layer, a hole transport layer, an electron injection layer, and a hole injection layer.
[0022] On the light-emitting element layer 22, a common electrode 24 (for example, cathode) is provided so as to be in contact with the light-emitting element layer 22 above the plurality of pixel electrodes 18. The common electrode 24 is formed so as to be positioned on the insulating layer 20 serving as a bank. The light-emitting element layer 22 is interposed between the pixel electrode 18 and the common electrode 24, and luminance is controlled by a current flowing therebetween, and thereby, the light-emitting element layer 22 emits the light. The light-emitting element layer 22 is sealed by being covered with a sealing layer 26 that is stacked on the common electrode 24, and is blocked from moisture. Above the sealing layer 26, a second substrate 30 is provided through a filling layer 28. In the second substrate 30, colored layers 32 that are configured of the plurality of colors (for example, blue, red and green) are provided, and a black matrix 34 is formed of a metal, a resin or the like between the colored layers 32 of the colors which are different from each other, and a color filter is configured. The second substrate 30 may be a touch panel, or may include a polarizing plate or a phase difference plate.
[0023]
[0024]
[0025] The circuit layer 16 includes a plurality of thin film transistors in the peripheral region PR. The plurality of thin film transistors provided in the peripheral region PR are first thin film transistors TFT1 including a first channel layer CH1 which is configured of low-temperature polysilicon. The first thin film transistor TFT1 is included in the drive circuit that is formed in the peripheral region PR illustrated in
[0026] In the display region DR, the plurality of pixel electrodes 18 are provided. As described above with reference to
[0027] The second thin film transistor TFT2 is located above the first thin film transistor TFT1. Therefore, since the second thin film transistor TFT2 is formed after the first thin film transistor TFT1, the second thin film transistor TFT2 is not affected by heat at the time of forming the first channel layer CH1 configured of the low-temperature polysilicon.
[0028] The first switching element SW1 and the second switching element SW2 illustrated in
[0029] The plurality of layers configuring the circuit layer 16 include a first conductive layer CL1 that is formed by injecting the ions into the low-temperature polysilicon layer in the display region DR. The first conductive layer CL1 is positioned at the same layer as the first channel layer CH1 of the first thin film transistor TFT1, and is located below the second thin film transistor TFT2. The first conductive layer CL1 has a size overlapping a whole of the second thin film transistor TFT2, and thereby, it is possible to protect the second thin film transistor TFT2 from heat or static electricity. In the example of
[0030] The plurality of layers configuring the circuit layer 16 further include, in the display region DR, the first conductive layer CL1 is used as one electrode of the capacitor C and a second conductive layer CL2 that is used as the other electrode at an opposite position to the first conductive layer CL1. The second conductive layer CL2 is positioned at the same layer as the first gate electrode GE1 of the first thin film transistor TFT1, and is located below the second thin film transistor TFT2. Since the capacitor C is provided so as to overlap the second thin film transistor TFT2, a flat space is not needed.
[0031] In a method for manufacturing the display device according to the first embodiment, the first thin film transistor TFT1 described above is formed in the peripheral region PR. In the process, at the same time, in the display region DR, the first conductive layer CL1 is formed by forming the low-temperature polysilicon layer and injecting the ions into the low-temperature polysilicon layer. The first conductive layer CL1 may be formed so as to have the size overlapping the whole of the second thin film transistor TFT2. In the process, the second conductive layer CL2 that is used as an electrode for forming the capacitor C along with the first conductive layer CL1 is formed, at the same time as the forming of the first gate electrode GE1.
[0032] After the first thin film transistor TFT1 is formed, the second thin film transistor TFT2 described above is formed in the display region DR. Since the second thin film transistor TFT2 is formed after the first thin film transistor TFT1, the second thin film transistor TFT2 is not affected by the heat at the time of forming the first channel layer CH1 configured of the low-temperature polysilicon. After the second thin film transistor TFT2 is formed, the plurality of pixel electrodes 18 are formed in the display region DR. As illustrated in
Modification Example
[0033]
[0034] The plurality of layers configuring the circuit layer 116 include a metal layer 140 that is formed of the same material at a position of the same layer as the second gate electrode GE2 of the second thin film transistor TFT2 so as to overlap at least an end portion of the first channel layer CH1 of the first thin film transistor TFT1. The metal layer 140 is formed so as to be integrated with the first contact plug CP1.
[0035] As described above, the second channel layer CH2 includes the portion protruding from a portion which overlaps the second gate electrode GE2. Since the second gate electrode GE2 is used as a mask and the ions are injected, the resistance value is lowered in the portion. By providing the metal layer 140, it is possible to prevent characteristic deterioration of the first thin film transistor TFT1 due to the process for injecting the ions.
[0036] In a method for manufacturing the display device according to the modification example, a point in which the first thin film transistor TFT1 is also formed in the display region DR in the process for forming the first thin film transistor TFT1 in the peripheral region PR, is different from that of the above embodiment.
[0037] In the display region DR, the second thin film transistor TFT2 is formed. Before the second gate electrode GE2 is formed, a through-hole 142 reaching to an upper surface of the first channel layer CH1 from the insulating layer below the second gate electrode GE2 is formed. At the same time as the forming of the second gate electrode GE2, the first contact plug CP1 is formed within the through-hole 142, and the metal layer 140 is formed. The metal layer 140 is formed so as to overlap at least the end portion of the first channel layer CH1 of the first thin film transistor TFT1 by being integrated with the first contact plug CP1.
Second Embodiment
[0038]
[0039]
[0040] The first capacitor C1 includes a pair of electrodes E1 that is formed by injecting the ions into the low-temperature polysilicon layer. The pair of electrodes E1 is configured of the same material at the same layer as the first channel layer CH1 and the first gate electrode GE1 of the first thin film transistor TFT1 (see
[0041] A pair of electrodes E2 of the second capacitor C2 is configured of an electrode that is formed of a portion (portion protruding from the portion which overlaps the second gate electrode GE2, and where the resistance value is lowered) of the second channel layer CH2 of the second thin film transistor TFT2 serving as the second switching element SW2, and an electrode (of the same material at the same layer as the second gate electrode GE2) which is formed above the electrode.
[0042] A pair of electrodes E3 of the third capacitor C3 is configured of one electrode E2 of the second capacitor C2, and an electrode which is formed above the electrode E2. The second capacitor C2 and the third capacitor C3 are connected to each other in series by sharing one electrode. An electrode E1 of the first capacitor C1 is connected to the other electrode which is not shared with the second capacitor C2 or the third capacitor C3, by a contact plug CP. Other details thereof are equivalent to the content described in the first embodiment. In a method for manufacturing the display device according to the second embodiment, the pair of electrodes E3 of the third capacitor C3 is formed at the same time as the time of forming the first thin film transistor TFT1 (see
[0043] The display device is not limited to the organic electroluminescence display device, and may be a display device in which a light-emitting element such as a quantum dot light-emitting element (QLED: Quantum-Dot Light Emitting Diode) is included in each pixel, or may be a liquid crystal display device.
[0044] While there have been described what are at present considered to be certain embodiments of the invention, it will be understood that various modifications may be made thereto, and it is intended that the appended claims cover all such modifications as fall within the true spirit and scope of the invention.