METHOD FOR OXIDISING A SILICON LAYER

20250391702 · 2025-12-25

    Inventors

    Cpc classification

    International classification

    Abstract

    A method for oxidising a silicon layer includes providing a substrate including a silicon layer; implanting at least once sulphur atoms in at least one zone of the silicon layer; wet oxidising said silicon layer implanted.

    Claims

    1. A method for oxidising a silicon layer comprising: providing a substrate comprising a silicon layer; implanting at least once sulphur atoms in at least one zone of the silicon layer; wet oxidising said silicon layer implanted.

    2. The method according to claim 1, wherein the implanting of sulphur atoms is performed so as to obtain a sulphur concentration in the zone implanted strictly lower than 5.Math.10.sup.21 at/cm.sup.3.

    3. The method according to claim 2, wherein the sulphur concentration in the zone implanted is strictly lower than 3.Math.10.sup.21 at/cm.sup.3.

    4. The method according to claim 1, wherein the wet oxidising is performed: i. in the presence of water vapour, or ii. under an atmosphere that includes both water vapour and dioxygen, or iii. under an atmosphere including water vapour and hydrogen chloride gas.

    5. The method according to claim 1, wherein the substrate comprising a silicon layer further includes an oxide layer on the silicon layer, implanting then being performed such that the sulphur atoms are implanted under the oxide layer.

    6. The method according to claim 1, wherein the wet oxidising is performed at a temperature strictly greater than 700 C.

    7. The method according to claim 1, wherein implanting sulphur atoms is performed over a thickness greater than or equal to 10 nm.

    8. The method according to claim 1, comprising a plurality of implantation steps successively performed and having different implantation doses and/or acceleration voltages so as to obtain a uniform sulphur concentration over a given thickness.

    9. The method according to claim 1, comprising: a. masking at least one zone of the silicon layer, b. implanting sulphur atoms is performed in at least one unmasked zone of the silicon layer, c. emoving the mask preceding the wet oxidising of said silicon layer.

    10. The method according to claim 1, wherein the substrate comprising a silicon layer is a substrate of the Silicon On Insulator SOI type, said method being implemented for making at least one local isolation zone including the following steps of: a. masking at least one zone of the silicon layer, b. implanting sulphur atoms is performed in at least one unmasked zone of the silicon layer intended to form the local isolation zone, so that the sulphur atoms are implanted under the oxide layer, c. wet oxidising said silicon layer implanted, d. removing the oxide with stopping on the silicon layer.

    11. The method according to claim 1, wherein said at least one local isolation zone is an isolation trench.

    12. A device including an SOI substrate oxidised by the method according to claim 10 and having at least one local isolation zone including sulphur.

    13. The device according to claim 12, comprising a transistor formed on the top silicon layer of the SOI substrate.

    Description

    BRIEF DESCRIPTION OF THE FIGURES

    [0035] Further characteristics and benefits of the invention will become apparent from the description thereof given below, by way of indicating and in no way limiting purposes, with reference to the appended figures, in which:

    [0036] FIG. 1 represents, in the form of a flow chart, the different steps of the method of the invention according to an embodiment,

    [0037] FIG. 2, FIG. 3 and FIG. 4 represent the different steps of the method of [FIG. 1],

    [0038] FIG. 5 represents a concentration profile of sulphur atoms implanted during implementation of the method of an embodiment of the invention,

    [0039] FIG. 6 shows the oxide thickness obtained for samples made with different thicknesses of the sulphur-implanted layer after oxidation at different temperatures,

    [0040] FIG. 7 represents, in the form of a flow chart, the different steps of the method of an embodiment of the invention,

    [0041] FIG. 8, FIG. 9 and FIG. 10 represent the different steps of the method of [FIG. 7],

    [0042] FIG. 11 shows the oxide thickness obtained for samples made with different thicknesses of the sulphur-implanted layer and an initial oxide thickness after oxidation at different temperatures,

    [0043] FIG. 12 shows the oxide thickness obtained for samples made with the same thickness of sulphur-implanted layer at different sulphur concentrations after oxidation at 850 C. for different durations,

    [0044] FIG. 13 shows the course of the oxide thickness formed as a function of time for different samples,

    [0045] FIG. 14 shows the course of the oxidation rate for different samples,

    [0046] FIG. 15 and FIG. 16 illustrate examples of the oxidation method according to an embodiment of the invention.

    [0047] For greater clarity, identical or similar elements are identified by identical reference signs throughout the figures.

    DETAILED DESCRIPTION

    [0048] FIG. 1 represents a flow chart illustrating the different steps of the method 100 for oxidising a silicon layer according to one embodiment of the invention.

    [0049] As shown in FIG. 2, the method 100 begins with a step 101 of providing a substrate 200 including a silicon layer. Herein, the substrate 200 is a bulk substrate entirely made of single crystal Si so that the Si layer and the substrate are one and the same. However, as will be seen later, aspects of the invention are not limited to the Si bulk substrate and the silicon layer may, for example, be a single crystal silicon layer belonging to a silicon On Insulator (SOI) substrate or a silicon layer deposited onto any stack of layers.

    [0050] The method of an embodiment of the invention continues with a step 102 (FIG. 3) corresponding to making of a box 201 of sulphur atoms in the Si layer 200. In other words, at least one zone 201 of the Si layer is doped with sulphur atoms over a given thickness e measured perpendicularly to the plane of the Si layer. Making the sulphur box 201 in the silicon layer is achieved by at least one step of ion implanting sulphur atoms in the Si layer 200. According to the desired thickness e, it may be useful to perform several successive implantations of sulphur atoms in the Si layer 200 in order to achieve a homogeneous concentration of sulphur over the entire thickness e (also designated by the term depth). By way of illustration, FIG. 5 shows the concentration profile 300 of sulphur atoms (in at/cm.sup.3) implanted to achieve a homogeneous concentration of 10.sup.21 at/cm.sup.3 over a depth of 150 nm. Such a profile 300 is obtained by means of three successive implantations of sulphur ions in the Si layer: [0051] A first implantation 301 with an accelerating voltage of 80 kV, a dose of 1.5.Math.10.sup.16 cm.sup.2, a tilt angle of 0 and a twist angle of 0, [0052] A second implantation 302 with an acceleration voltage of 24 kV, a dose of 5.Math.10.sup.15 cm.sup.2, a tilt angle of 7 and a twist angle of 27, [0053] A third implantation 303 with an acceleration voltage of 2.25 kV, a dose of 2.5.Math.10.sup.15 cm.sup.2, a tilt angle of 7 and a twist angle of 27.

    [0054] As a reminder, the two implantation angles required to parameterise the ion beam relative to the crystal lattice can be defined. These angles are tilt T and twist R. Tilt T is the angle between the ion beam and the normal to the surface of the target substrate. Twist R is the angle between the incident beam and the axis of the substrate notch.

    [0055] The method 100 continues with a step 103 (FIG. 4) of oxidising the silicon layer 200 vertically beneath the sulphur box 201 corresponding to a sulphur-doped silicon layer. According to an embodiment of the invention, the oxidation is a wet (i.e. in the presence of a water vapour atmosphere) thermal (at a temperature greater than or equal to 700 C.) oxidation. The silicon layer 200 and the box 201 react with the oxidising element to form an SiO2 layer 203 by consuming silicon. The Si/SiO2 interface will be situated below the initial surface 204 of the sulphur box 203 and penetrate the initial sulphur-undoped silicon layer. In a known manner, the oxide layer thickness fraction located below the initial surface 204 accounts for about 46% of the total oxide thickness and the oxide thickness fraction located above the initial surface 204 accounts for about 54% of the total oxide thickness.

    [0056] According to a first experiment and in order to demonstrate benefits of the method of an embodiment of the invention, samples Q2, Q3 and Q4 have been made with different thicknesses e of the sulphur-implanted layer 201.

    [0057] Sample Q1 will be considered in the following as a reference sample without sulphur implantation. Sample Q2 has an implantation thickness of 10 nm. Sample Q3 has an implantation thickness of 50 nm and sample Q4 has an implantation thickness of 150 nm. The sulphur concentration in samples Q2, Q3 and Q4 is equal to 10.sup.21 at/cm.sup.3.

    [0058] Each of the samples Q1, Q2, Q3 and Q4 is then subjected to wet oxidation for 1 hour at three different temperatures, 850 C., 950 C. and 1050 C. respectively.

    [0059] FIG. 6 shows the oxide thickness obtained for each of the samples after oxidation at each of the aforementioned temperatures. For each of the representations, the 0 nm reference corresponds to the initial surface of the sulphur box for samples Q2, Q3 and Q4 and to the initial surface of the silicon layer for the reference sample Q1 (i.e. without implantation). The oxidised zone is in each case broken down into two parts: the thickness of oxide formed in the sulphur box and the thickness of oxide formed above the top initial surface of the sulphur box (or above the top initial surface of the Si layer in the case of sample Q1) and below the bottom initial surface of the sulphur box (or below the bottom initial surface of the Si layer in the case of sample Q1). Below each thickness of samples Q2, Q3 and Q4 is represented a multiplier factor corresponding to the ratio of the oxide thickness of the given sample to the oxide thickness of the reference sample Q1.

    [0060] Whatever the oxidation temperature, it is observed that the ratio increases as the thickness of the sulphur box increases, said ratio being systematically strictly greater than 1. Thus the presence of sulphur makes it possible, for a same oxidation time, to have a greater thickness of oxide than in the case of the reference sample. In addition, oxide growth is accelerated as the thickness of the box increases: by way of illustration, at 850 C., the ratio is 1.7 for a 10 nm box and rises to 5.2 for a 150 nm box. The method of an embodiment of the invention can therefore effectively modulate the thermal oxidation rate of silicon and achieve oxidation ratios well in excess of 2. As is well known, the oxidation rate increases with the temperature at which oxidation is performed. It will be further noted that the same results cannot be obtained using dry oxidation.

    [0061] FIG. 7 represents a flow chart illustrating the different steps of the method 400 for oxidising a silicon layer according to a second embodiment of the invention.

    [0062] As shown in FIG. 8, the method 400 begins with a step 401 of providing a substrate 500 including a silicon layer 501 (herein in the form of a bulk substrate made entirely of single crystal Si) whose top surface is oxidised (presence of an oxide layer 502) to a thickness e1, herein equal to 20 nm.

    [0063] The method 400 according to an embodiment of the invention continues with a step 402 (FIG. 9) corresponding to making a box 503 of sulphur atoms in the stack formed by the Si layer 501 and the oxide layer 502. It will be noted that in FIG. 9, the sulphur-implanted zone covers both the thickness e1 of oxide and part of the thickness of the Si layer (the importance of this characteristic will be seen in the following). In other words, at least one zone 504 of the Si layer non-oxidised is doped with sulphur atoms. The total thickness e2 of the sulphur box 503 is measured perpendicularly to the plane of the Si layer. As previously, making the sulphur box 503 is achieved by at least one step of ion implanting sulphur atoms into the Si layer 501 and the oxide layer 502 vertically above it. As discussed for the first embodiment, according to the thickness e2 sought, it may prove useful to make several successive implantations of sulphur atoms in the Si layer 501 in order to achieve a homogeneous concentration of sulphur over the entire thickness e2.

    [0064] The method 400 continues with a step 403 (FIG. 10) of oxidising the silicon layer 501 vertically beneath the sulphur box 504 corresponding to a sulphur-doped silicon layer and the sulphur-implanted oxide layer. According to an embodiment of the invention, oxidation is a wet (i.e. in the presence of a water vapour atmosphere) thermal (at a temperature greater than or equal to 800 C.) oxidation. The silicon layer 501 and the box 504 react with the oxidising element to form an SiO2 layer 505 by consuming silicon.

    [0065] According to a second experiment and in order to illustrate properties of this second embodiment, samples Q2, Q3 and Q4 have been made with different thicknesses e2 of the sulphur-implanted layer 503 (still with an initial oxide layer of thickness e1 equal to 20 nm).

    [0066] Sample Q1 will be considered in the following as a reference sample without sulphur implantation but with an initial oxide layer 20 nm thick. Sample Q2 has an implantation thickness of 10 nm. Sample Q3 has an implantation thickness of 50 nm and sample Q4 has an implantation thickness of 150 nm. The sulphur concentration in samples Q2, Q3 and Q4 is equal to 10.sup.21 at/cm.sup.3.

    [0067] Each of the samples Q1, Q2, Q3 and Q4 is then subjected to wet oxidation for 1 hour at three different temperatures, 850 C., 950 C. and 1050 C. respectively.

    [0068] FIG. 11 shows the oxide thickness obtained for each of the samples after oxidation at each of the aforementioned temperatures. For each of the representations, the 0 nm reference corresponds to the initial surface of the initial oxide layer for samples Q1, Q2, Q3 and Q4. The aim of these experiments is to see whether acceleration of oxidation by virtue of sulphur occurs only in silicon or whether the same phenomenon is observed in the initial sulphur-implanted oxide layer.

    [0069] The oxidised zone is in each case broken down into three parts: the thickness of oxide formed in the sulphur box, the initial oxide thickness and the thickness of oxide formed above the top surface of the initial oxide layer and below the bottom surface of the sulphur box (or below the bottom surface of the initial oxide layer in the case of sample Q1). Under each thickness of samples Q2, Q3 and Q4 is represented the multiplier factor corresponding to the ratio of the oxide thickness of the given sample to the oxide thickness of the reference sample Q1.

    [0070] Whatever the oxidation temperature, it is observed that the ratio is equal to 1 when the sulphur box is formed exclusively in the initial oxide (i.e. the thickness of the sulphur box is equal to 10 nm, i.e. less than the initial oxide thickness of 20 nm). In other words, in the case where sulphur is implanted only in the initial oxide, no effect on the acceleration of oxidation is observed. It is therefore actually the presence of sulphur in the unoxidised silicon layer that causes the acceleration of oxidation. This observation is confirmed by the other ratios which are strictly greater than 1 when the thickness of the sulphur box increases so that the sulphur is present in silicon. By way of illustration, at 850 C., the ratio is 2.3 for a 50 nm box (50 nm being much greater than the initial oxide thickness of 20 nm) and rises to 4.9 for a 150 nm box (150 nm also being greater than the initial oxide thickness of 20 nm). The method of an embodiment of the invention therefore enables the thermal oxidation rate of silicon to be modulated effectively and oxidation ratios well in excess of 2 to be achieved when sulphur is implanted in silicon (the thickness of the box should therefore be strictly greater than the thickness of the initial oxide). As previously and in a known manner, it is observed that the thermal oxidation rate increases with the temperature at which oxidation is performed.

    [0071] The inventors have additionally analysed the effect of the sulphur concentration in the implanted chamber on the method of an embodiment of the invention. Thus, in a third experiment and with reference to FIG. 3, samples Q2, Q3 and Q4 have been made with a same thickness of implanted layer 201 of 150 nm and different sulphur concentrations in this layer.

    [0072] Sample Q1 will be considered in the following as a reference sample. Sample Q2 has a sulphur concentration equal to 5.10.sup.20 at/cm.sup.3. Sample Q3 has a sulphur concentration equal to 2.Math.10.sup.21 at/cm.sup.3. Sample Q4 has a sulphur concentration equal to 5.Math.10.sup.21 at/cm.sup.3.

    [0073] Each of the samples Q1, Q2, Q3 and Q4 is then subjected to wet oxidation at 850 C. for 1 h, 30 min and 15 min respectively.

    [0074] FIG. 12 shows the oxide thickness obtained for each of the samples after oxidation for each of the aforementioned oxidation durations. For each of the representations, the 0 nm reference corresponds to the initial surface of the sulphur box for samples Q2, Q3 and Q4 and to the initial surface of the silicon layer for the reference sample Q1 (i.e. without implantation).

    [0075] Thus, it is observed in FIG. 12 that above a concentration, oxidation is less effective and delamination phenomenon occurs. Thus, in an embodiment, the sulphur concentration in the zone implanted is strictly lower than 5.Math.10.sup.21 at/cm.sup.3 (the sulphur concentration for which delamination is observed in FIG. 12) and in an embodiment strictly lower than 3.Math.10.sup.21 at/cm.sup.3. For all other concentrations, an oxidation ratio strictly greater than 1 and therefore an acceleration of oxidation related to the presence of sulphur are observed.

    [0076] C(V) type electrical characterisations appear to show that the oxides obtained via sulphur implantation according to an embodiment of the invention have electrical properties similar to those of the oxides obtained without sulphur: in other words, oxides obtained via sulphur implantation according to an embodiment of the invention appear to exhibit no electrical degradation compared to the oxides obtained without sulphur.

    [0077] FIG. 13 shows the course of the thickness of oxide formed as a function of time for samples Q1, Q2 and Q3 as well as for an additional sample with a sulphur concentration equal to 1.Math.10.sup.21 at/cm.sup.3. FIG. 14 shows the course of the oxidation rate for samples Q1, Q2 and Q3 of FIG. 12. Thus, an acceleration of oxidation during the first few minutes of oxide formation, a saturation of the oxidation rate can be observed from some depth. In other words, the benefit of sulphur doping relating to the increase in oxidation rate is particularly visible during the first few minutes of oxidation.

    [0078] FIGS. 15 and 16 illustrate examples of application of the oxidation method of the invention.

    [0079] FIG. 15 shows the use of the method of an embodiment of the invention within the scope of a LOCOS or Local Oxidation of Silicon technology. To this end, the starting point is a silicon substrate 600. In accordance with an embodiment of the invention, sulphur boxes 602 are thereby implanted (herein two sulphur boxes 602 are represented). The implantation is preceded by a masking step defining masked zones 601.

    [0080] The masking operations are obtained by LOCOS lithography to make masks (for example of resin) to protect some regions of the substrate 600.

    [0081] The implantation step is followed by a resin removal step, for example by stripping.

    [0082] According to an embodiment of the invention, the sulphur-implanted silicon zones 602 and the non-implanted silicon zones 601 are then subjected to wet oxidation so as to obtain a silicon layer 603 oxidised with thicker oxidation zones 604 where the sulphur boxes 602 are located. The thicker oxidation zones 604 will especially provide isolation between components and are obtained by a reduced number of steps.

    [0083] FIG. 16 shows the use of the method of an embodiment of the invention within the scope of a STI (Shallow Trench Isolation) technology.

    [0084] To do this, the starting point is a silicon substrate 600 of the silicon On Insulator (SOI) type 700 including a layer of single crystal silicon 703 above a buried isolating layer 702 commonly designated BOX above a lower region 701 of silicon.

    [0085] In accordance with the method of an embodiment of the invention, sulphur boxes 705 are then implanted (herein two sulphur boxes 705 are represented). As mentioned previously, for the method of an embodiment of the invention to be effective, it is desirable for the sulphur implantation not to be carried out solely in the oxide 702; this is why the sulphur implantation is herein made in the top Si layer 703, in the buried oxide layer 702 but also in the Si layer 701. Performing the implantation is preceded by a masking step defining masked zones 704.

    [0086] The masking operations are obtained by STI lithography for making resin masks to define the non-implanted patterns (masked zones 704).

    [0087] The implantation step is followed by a resin removal step, for example by stripping.

    [0088] According to an embodiment of the invention, the sulphur-implanted silicon and oxide zones 705 and the non-implanted silicon and oxide zones 704 are then subjected to wet oxidation so as to obtain a layer 706 of oxidised silicon with thicker oxidation zones 707 (i.e. with greater upward and downward growth) where the sulphur boxes 705 are located.

    [0089] The thick oxidised zones 707 are then subjected to Chemical Mechanical Polishing (CMP), with stopping at the top surface of the top Si layer 703 to remove excess oxidised material from the surface and obtain isolating zones 708 planarised. Wet cleaning can also be performed to remove residual material and prepare the surface for subsequent manufacturing processes. The zones 707 can especially serve as isolation trenches enabling, for example, a transistor made on the top Si layer 703 to be isolated from other transistors.

    [0090] It will be noted that equivalent durations are represented in each of FIGS. 6, 11 and 12: they illustrate the necessary oxidation duration applicable to a reference sample to achieve the same oxidation thickness as for the sulphur-implanted sample under the same oxidation conditions.

    [0091] Expressions such as comprise, include, incorporate, contain, is and have are to be construed in a non-exclusive manner when interpreting the description and its associated claims, namely construed to allow for other items or components which are not explicitly defined also to be present. Reference to the singular is also to be construed in be a reference to the plural and vice versa.

    [0092] The articles a and an may be employed in connection with various elements, components, compositions, processes or structures described herein. This is merely for convenience and to give a general sense of the compositions, processes or structures. Such a description includes one or at least one of the elements or components. Moreover, as used herein, the singular articles also include a description of a plurality of elements or components, unless it is apparent from a specific context that the plural is excluded.

    [0093] As used herein in the specification and in the claims, the phrase at least one, in reference to a list of one or more elements, should be understood to mean at least one element selected from any one or more of the elements in the list of elements, but not necessarily including at least one of each and every element specifically listed within the list of elements and not excluding any combinations of elements in the list of elements. This definition also allows that elements may optionally be present other than the elements specifically identified within the list of elements to which the phrase at least one refers, whether related or unrelated to those elements specifically identified.

    [0094] The phrase and/or, as used herein in the specification and in the claims, should be understood to mean either or both of the elements so conjoined, i.e., elements that are conjunctively present in some cases and disjunctively present in other cases. Multiple elements listed with and/or should be construed in the same fashion, i.e., one or more of the elements so conjoined. Other elements may optionally be present other than the elements specifically identified by the and/or clause, whether related or unrelated to those elements specifically identified.

    [0095] A person skilled in the art will readily appreciate that various features, elements, parameters disclosed in the description may be modified and that various embodiments disclosed may be combined without departing from the scope of the invention. For example, various aspects or embodiments of the present disclosure may be used alone, in combination, or in a variety of arrangements not specifically described in the embodiments described in the foregoing and is therefore not limited in its application to the details and arrangement of components set forth in the foregoing description or illustrated in the drawings. For example, aspects described in an embodiment may be combined in any manner with aspects described in other embodiments.

    [0096] Having described above several aspects of at least one embodiment, it is to be appreciated various alterations, modifications, and improvements will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be aspects of this disclosure. Accordingly, the foregoing description and drawings are by way of example only.