VOLTAGE-SUSTAINING LAYER FOR SEMICONDUCTORS

20230108349 · 2023-04-06

    Inventors

    Cpc classification

    International classification

    Abstract

    A voltage-sustaining layer for semiconductors, including: a source region heavily doped with a first conductive type, a drain region heavily doped with a second conductivity type, a first region doped with the first conductivity type, a second region doped with the second conductivity type, N first oxide layers and K second oxide layers. The second region is located above the second drain region. The first region is located above the drain region and at a side of the second region. The source region is located above the first region and the second region. The first oxide layers are located at a side in the second region close to the source region. The second oxide layers are located at a side in the first region close to the drain region.

    Claims

    1. A voltage-sustaining layer for semiconductors, comprising: a source region heavily doped with a first conductive type; a drain region heavily doped with a second conductive type; a first region doped with the first conductive type; a second region doped with the second conductive type; N first oxide layers; and K second oxide layers; wherein the second region is located above the drain region; the first region is located above the drain region and at a side of the second region; the source region is located above the first region and the second region; the N first oxide layers are located at a side in the second region close to the source region; the K second oxide layers are located at a side in the first region close to the drain region; and N and K are independently a positive integer greater than 1.

    2. The voltage-sustaining layer of claim 1, wherein a tapered superjunction with a trench angle is formed between the second region and the first region.

    3. The voltage-sustaining layer of claim 1, wherein an oxide insulator is provided between the second region and the first region.

    4. The voltage-sustaining layer of claim 1, wherein an oxide insulator with a trench angle is provided between the second region and the first region.

    5. The voltage-sustaining layer of claim 1, wherein the second region and the first region each have a vertical varying doping profile.

    6. The voltage-sustaining layer of claim 3, wherein the second region and the first region each have a vertical varying doping profile.

    7. The voltage-sustaining layer of claim 1, wherein a buffer layer is provided between the drain region and the second region and between the drain region and the first region, and the buffer layer is made of the second conductive type.

    8. The voltage-sustaining layer of claim 3, wherein a buffer layer is provided between the drain region and the second region and between the drain region and the first region, and the buffer layer is made of the second conductive type.

    9. The voltage-sustaining layer of claim 7, wherein a plurality of third oxide layers is provided at a first side of the buffer layer, and a plurality of fourth oxide layers are provided at a second side of the buffer layer.

    10. The voltage-sustaining layer of claim 1, wherein each of the N first oxide layers is separated from a boundary of the second region; and each of the K second oxide layers is separated from a boundary of the first region.

    11. The voltage-sustaining layer of claim 3, wherein each of the N first oxide layers is separated from a boundary of the second region; and each of the K second oxide layers is separated from a boundary of the first region.

    12. The voltage-sustaining layer of claim 1, wherein the N first oxide layers and the K second oxide layers each have a thickness of 0.1˜1 μm.

    13. A superjunction structure, wherein the superjunction structure is achieved from the voltage-sustaining layer of claim 1 by interdigitated layout, hexagonal layout or square layout.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0031] FIG. 1 is a schematic diagram of a conventional superjunction structure (C-SJ structure) in the prior art;

    [0032] FIG. 2 is a schematic diagram of an insulator superjunction structure (I-SJ structure) in the prior art;

    [0033] FIG. 3 is a schematic diagram of a voltage-sustaining layer according to Embodiment 1 of this application;

    [0034] FIG. 4 schematically shows distribution of electric field lines of the voltage-sustaining layer according to Embodiment 1 of this application;

    [0035] FIG. 5 schematically illustrates comparison among the voltage-sustaining layer in Embodiment 1, the I-SJ structure and the C-SJ structure in ionization integral;

    [0036] FIG. 6 is a schematic diagram of a voltage-sustaining layer according to Embodiment 2 of this application;

    [0037] FIG. 7 is a schematic diagram of a voltage-sustaining layer according to Embodiment 3 of this application;

    [0038] FIG. 8 is a schematic diagram of a voltage-sustaining layer according to Embodiment 4 of this application;

    [0039] FIG. 9 is a schematic diagram of a voltage-sustaining layer according to Embodiment 5 of this application;

    [0040] FIG. 10 is schematic diagram of a superjunction structure achieved by means of interdigitated layout;

    [0041] FIG. 11 is schematic diagram of a superjunction structure achieved by means of hexagonal layout;

    [0042] FIG. 12 is schematic diagram of a superjunction structure achieved by means of square layout;

    [0043] FIG. 13 is a schematic diagram of a voltage-sustaining layer according to Embodiment 6 of this application;

    [0044] FIG. 14 is a schematic diagram of a voltage-sustaining layer according to Embodiment 7 of this application;

    [0045] FIG. 15 is a schematic diagram of a voltage-sustaining layer according to Embodiment 8 of this application;

    [0046] FIG. 16 is a schematic diagram of a voltage-sustaining layer according to Embodiment 9 of this application;

    [0047] FIG. 17 is a schematic diagram of a voltage-sustaining layer according to Embodiment 10 of this application;

    [0048] FIG. 18 is a schematic diagram of a voltage-sustaining layer according to Embodiment 11 of this application; and

    [0049] FIG. 19 is a schematic diagram of a voltage-sustaining layer according to Embodiment 12 of this application.

    DETAILED DESCRIPTION OF EMBODIMENTS

    [0050] This application will be described in detail below with reference to the accompanying drawings and the following embodiments.

    Embodiment 1

    [0051] As shown in FIG. 3, a voltage-sustaining layer for semiconductors is provided, which includes an N-type heavily-doped drain region 2, an N-type doped region 3 located above the N-type heavily-doped drain region 2, a P-type doped region 4 located above the N-type heavily-doped drain region 2 and at a side of the N-type doped region 3, a P-type heavily doped source region 1 located above the N-type doped region 3 and the P-type doped region 4, an oxide insulator 5 provided between the N-type doped region 3 and the P-type doped region 4, a first oxide layer 601 located at a side in the N-type doped region 3 close to the P-type heavily doped source region 1 and a second oxide layer 701 located at a side in the P-type doped region 4 close to the N-type heavily doped region 2. The voltage-sustaining layer provided herein has a depth of 64 μm and an aspect ratio (AR) of 8. The N-type doped region 3 and the P-type doped region 4 each have a doping concentration of 3.26×10.sup.15 cm.sup.−3. A distance between the first oxide layer 601 and point A is 10 μm. The first oxide layer 601 has a width of 2 μm and a thickness of 0.4 μm. A distance between the second oxide layer 701 and point B′ is 10 μm. The second oxide layer has a width of 2 μm and a thickness of 0.4 μm.

    [0052] FIG. 4 schematically shows distribution of electric field lines of the voltage-sustaining layer provided in this embodiment. When the voltage-sustaining layer structure is turned off along a reverse direction, a reverse bias is applied, and the distribution of electric field lines is shown in FIG. 4. The first oxide layer 601 and the second oxide layer 701 are configured to effectively separate the path of the ionization integral, such that the maximum ionization integral of the device is reduced, thereby effectively improving the breakdown voltage of the device and strengthening a reverse voltage-sustaining performance. When the structure is turned on to the forward state, the doping concentration of each of the P-type doped region 4 and the N-type doped region 3 are increased to reduce the increased reverse voltage to a required value, and lower the specific on-resistance of the device, improving conduction current, strengthening the forward conduction capability.

    [0053] FIG. 5 schematically illustrates comparison among the voltage-sustaining layer, the insulator superjunction structure (I-SJ structure) and the C-SJ structure in ionization integral shown in FIG. 2. It can be demonstrated by FIG. 5 that the voltage-sustaining layer provided herein is superior to the I-SJ structure. The ionization integral value of each point on the AM path is significantly reduced, and the maximum ionization integral value is reduced, thereby greatly increasing the breakdown voltage. In this embodiment, the breakdown voltage can return to the originally-required level by increasing the doping concentration of each of the P-type doped region 4 and the N-type doped region 3, and the specific on-resistance of the device is also reduced, greatly improving the performance of the device.

    Embodiment 2

    [0054] Embodiment 2 is basically the same as Embodiment 1, except that the first oxide layers of the same width and thickness are arranged evenly spaced apart at a side in the N-type doped region 3 close to the P-type heavily-doped source region 1; the second oxide layers with the same width and thickness are arranged evenly spaced apart at a side in the P-type doped region 4 close to the N-type heavily-doped drain region 2, as shown in FIG. 6. The path of ionization integral is further segmented by the first oxide layers and the second oxide layers, so as to reduce the maximum ionization integral, thereby increasing the breakdown voltage and reducing the specific on-resistance.

    Embodiment 3

    [0055] Embodiment 3 is basically the same as Embodiment 2, except that a width of each of the first oxide layers increases gradually along a direction from theP-type heavily-doped source region 1 to the N-type heavily-doped drain region 2; and a width of each of the second oxide layers gradually decreases along a direction from the P-type heavily-doped source region 1 to the N-type heavily-doped drain region 2, as shown in FIG. 7.

    Embodiment 4

    [0056] Embodiment 4 is basically the same as Embodiment 2, except that the width of each of the first oxide layers increases gradually along the direction from the P-type heavily-doped source region 1 to the N-type heavily-doped drain region 2; and the width of each of the second oxide layers gradually increases along the direction from the P-type heavily-doped source region 1 to the N-type heavily-doped drain region 2, as shown in FIG. 8.

    Embodiment 5

    [0057] Embodiment 5 is basically the same as Embodiment 2, except that each of the—first oxide layers (602, 604, 606, . . . ) is separated from a left boundary of the N-type doped region 3, and each of the second oxide layers is separated from a right boundary of the P-type doped region 4, as shown in FIG. 9.

    Embodiment 6

    [0058] Embodiment 6 is basically the same as Embodiment 2, except that the oxide insulator 5 between the N-type doped region 3 and the P-type doped region 4 is absent, as shown in FIG. 13.

    Embodiment 7

    [0059] Embodiment 7 is basically the same as Embodiment 6, except that a tapered superjunction (T-SJ) with a trench angle is formed between the P-type heavily doped source region 1 and the N-type heavily-doped drain region 2, as shown in FIG. 14.

    Embodiment 8

    [0060] Embodiment 8 is basically the same as Embodiment 6, except that an oxide insulator with a trench angle is provided between the N-type doped region 3 and the P-type doped region 4, as shown in FIG. 15.

    Embodiment 9

    [0061] Embodiment 9 is basically the same as Embodiment 6, except that the N-type doped region 3 and the P-type doped region 4 each have a vertical varying doping profile, as shown in FIG. 16.

    Embodiment 10

    [0062] Embodiment 10 is basically the same as Embodiment 9, except that an oxide insulator 5 is provided between the N-type doped region 3 and the P-type doped region 4, as shown in FIG. 17.

    Embodiment 11

    [0063] Embodiment 11 is basically the same as Embodiment 2, except that a N-type buffer layer 8 is provided between the N-type heavily-doped drain region 2 and both the N-type doped region 3 and P-type doped region 4, as shown in FIG. 18.

    Embodiment 12

    [0064] Embodiment 12 is basically the same as Embodiment 11, except that a plurality of third oxide layers (901, 902, . . . ) are provided at one side of the N-type buffer layer 8, and a plurality of fourth oxide layers are provided at the other side of the N-type buffer layer 8, as shown in FIG. 19.

    [0065] Described above are merely preferred embodiments of this application, which are not intended to limit this application. It should be understood that any technical solutions made by those skilled in the art without departing from the spirit of this application shall still fall within the scope of this application defined by the appended claims.