VOLTAGE-SUSTAINING LAYER FOR SEMICONDUCTORS
20230108349 · 2023-04-06
Inventors
Cpc classification
H01L29/0653
ELECTRICITY
H01L29/0634
ELECTRICITY
International classification
Abstract
A voltage-sustaining layer for semiconductors, including: a source region heavily doped with a first conductive type, a drain region heavily doped with a second conductivity type, a first region doped with the first conductivity type, a second region doped with the second conductivity type, N first oxide layers and K second oxide layers. The second region is located above the second drain region. The first region is located above the drain region and at a side of the second region. The source region is located above the first region and the second region. The first oxide layers are located at a side in the second region close to the source region. The second oxide layers are located at a side in the first region close to the drain region.
Claims
1. A voltage-sustaining layer for semiconductors, comprising: a source region heavily doped with a first conductive type; a drain region heavily doped with a second conductive type; a first region doped with the first conductive type; a second region doped with the second conductive type; N first oxide layers; and K second oxide layers; wherein the second region is located above the drain region; the first region is located above the drain region and at a side of the second region; the source region is located above the first region and the second region; the N first oxide layers are located at a side in the second region close to the source region; the K second oxide layers are located at a side in the first region close to the drain region; and N and K are independently a positive integer greater than 1.
2. The voltage-sustaining layer of claim 1, wherein a tapered superjunction with a trench angle is formed between the second region and the first region.
3. The voltage-sustaining layer of claim 1, wherein an oxide insulator is provided between the second region and the first region.
4. The voltage-sustaining layer of claim 1, wherein an oxide insulator with a trench angle is provided between the second region and the first region.
5. The voltage-sustaining layer of claim 1, wherein the second region and the first region each have a vertical varying doping profile.
6. The voltage-sustaining layer of claim 3, wherein the second region and the first region each have a vertical varying doping profile.
7. The voltage-sustaining layer of claim 1, wherein a buffer layer is provided between the drain region and the second region and between the drain region and the first region, and the buffer layer is made of the second conductive type.
8. The voltage-sustaining layer of claim 3, wherein a buffer layer is provided between the drain region and the second region and between the drain region and the first region, and the buffer layer is made of the second conductive type.
9. The voltage-sustaining layer of claim 7, wherein a plurality of third oxide layers is provided at a first side of the buffer layer, and a plurality of fourth oxide layers are provided at a second side of the buffer layer.
10. The voltage-sustaining layer of claim 1, wherein each of the N first oxide layers is separated from a boundary of the second region; and each of the K second oxide layers is separated from a boundary of the first region.
11. The voltage-sustaining layer of claim 3, wherein each of the N first oxide layers is separated from a boundary of the second region; and each of the K second oxide layers is separated from a boundary of the first region.
12. The voltage-sustaining layer of claim 1, wherein the N first oxide layers and the K second oxide layers each have a thickness of 0.1˜1 μm.
13. A superjunction structure, wherein the superjunction structure is achieved from the voltage-sustaining layer of claim 1 by interdigitated layout, hexagonal layout or square layout.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
[0045]
[0046]
[0047]
[0048]
[0049]
DETAILED DESCRIPTION OF EMBODIMENTS
[0050] This application will be described in detail below with reference to the accompanying drawings and the following embodiments.
Embodiment 1
[0051] As shown in
[0052]
[0053]
Embodiment 2
[0054] Embodiment 2 is basically the same as Embodiment 1, except that the first oxide layers of the same width and thickness are arranged evenly spaced apart at a side in the N-type doped region 3 close to the P-type heavily-doped source region 1; the second oxide layers with the same width and thickness are arranged evenly spaced apart at a side in the P-type doped region 4 close to the N-type heavily-doped drain region 2, as shown in
Embodiment 3
[0055] Embodiment 3 is basically the same as Embodiment 2, except that a width of each of the first oxide layers increases gradually along a direction from theP-type heavily-doped source region 1 to the N-type heavily-doped drain region 2; and a width of each of the second oxide layers gradually decreases along a direction from the P-type heavily-doped source region 1 to the N-type heavily-doped drain region 2, as shown in
Embodiment 4
[0056] Embodiment 4 is basically the same as Embodiment 2, except that the width of each of the first oxide layers increases gradually along the direction from the P-type heavily-doped source region 1 to the N-type heavily-doped drain region 2; and the width of each of the second oxide layers gradually increases along the direction from the P-type heavily-doped source region 1 to the N-type heavily-doped drain region 2, as shown in
Embodiment 5
[0057] Embodiment 5 is basically the same as Embodiment 2, except that each of the—first oxide layers (602, 604, 606, . . . ) is separated from a left boundary of the N-type doped region 3, and each of the second oxide layers is separated from a right boundary of the P-type doped region 4, as shown in
Embodiment 6
[0058] Embodiment 6 is basically the same as Embodiment 2, except that the oxide insulator 5 between the N-type doped region 3 and the P-type doped region 4 is absent, as shown in
Embodiment 7
[0059] Embodiment 7 is basically the same as Embodiment 6, except that a tapered superjunction (T-SJ) with a trench angle is formed between the P-type heavily doped source region 1 and the N-type heavily-doped drain region 2, as shown in
Embodiment 8
[0060] Embodiment 8 is basically the same as Embodiment 6, except that an oxide insulator with a trench angle is provided between the N-type doped region 3 and the P-type doped region 4, as shown in
Embodiment 9
[0061] Embodiment 9 is basically the same as Embodiment 6, except that the N-type doped region 3 and the P-type doped region 4 each have a vertical varying doping profile, as shown in
Embodiment 10
[0062] Embodiment 10 is basically the same as Embodiment 9, except that an oxide insulator 5 is provided between the N-type doped region 3 and the P-type doped region 4, as shown in
Embodiment 11
[0063] Embodiment 11 is basically the same as Embodiment 2, except that a N-type buffer layer 8 is provided between the N-type heavily-doped drain region 2 and both the N-type doped region 3 and P-type doped region 4, as shown in
Embodiment 12
[0064] Embodiment 12 is basically the same as Embodiment 11, except that a plurality of third oxide layers (901, 902, . . . ) are provided at one side of the N-type buffer layer 8, and a plurality of fourth oxide layers are provided at the other side of the N-type buffer layer 8, as shown in
[0065] Described above are merely preferred embodiments of this application, which are not intended to limit this application. It should be understood that any technical solutions made by those skilled in the art without departing from the spirit of this application shall still fall within the scope of this application defined by the appended claims.