THREE-DIMENSIONAL CONFINED MEMORY CELL WITH DECOUPLED READ-WRITE
20220320426 · 2022-10-06
Inventors
Cpc classification
G11C11/5685
PHYSICS
H10N70/826
ELECTRICITY
H10B63/80
ELECTRICITY
G11C13/0007
PHYSICS
H10B63/84
ELECTRICITY
G11C13/0033
PHYSICS
H10N70/24
ELECTRICITY
H10N70/253
ELECTRICITY
International classification
G11C11/56
PHYSICS
G11C13/00
PHYSICS
Abstract
An embodiment of the invention may include a first electrode, a second electrode, and a multi-level nonvolatile electrochemical cell located between the first electrode and second electrode. The multi-level nonvolatile electrochemical cell may have a read path and a write path through the cell, where the read path and the write path are different.
Claims
1. A memory structure comprising: a first electrode; a multi-layer nonvolatile electrochemical cell, wherein a center of the multi-layer nonvolatile electrochemical cell comprises a conductive core laterally surrounded by a programming gate, wherein the conductive core is in contact with the first electrode, and wherein programming gate is laterally surrounded by a channel; and a second electrode is in contact with the channel.
2. The structure of claim 1, wherein the first electrode is in contact with the channel.
3. The structure of claim 1, wherein the programming gate comprises an ion exchange layer.
4. The structure of claim 3, wherein a material of the ion exchange layer comprises a metal oxide.
5. The structure of claim 4, wherein the ion exchange layer comprises a metal-oxide reservoir.
6. The structure of claim 3, wherein the first electrode is in contact with the channel, the ion exchange layer, and the conductive core.
7. The structure of claim 6, wherein the ion exchange layer and the conductive core have a cross-sectional U-shape.
8. The structure of claim 6, wherein the ion exchange layer has a substantially uniform first thickness, and wherein the channel has a substantially uniform second thickness.
9. A memory structure comprising: a multi-layer nonvolatile electrochemical cell; a first electrode in contact with a first surface of the multi-layer nonvolatile electrochemical cell; and a second electrode in contact with a second surface of the multi-layer nonvolatile electrochemical cell, wherein read and write operations pass between the first electrode and the second electrode through the multi-layer nonvolatile electrochemical cell, and wherein a path of the read operation and a path of the write operation are different.
10. The structure of claim 9, wherein the multi-layer nonvolatile electrochemical cell includes an ion exchange layer.
11. The structure of claim 10, wherein a material of the ion exchange layer comprises a metal oxide.
12. The structure of claim 11, wherein the metal oxide is selected from a group consisting of: HfOx and TaOx.
13. The structure of claim 9, wherein the first electrode and the second electrode are in contact with a channel.
14. The structure of claim 13, wherein a material for the channel is selected from a group consisting of: WOx, TiOx, VOx, TaOx, HfOx.
15. The structure of claim 10, wherein the multi-layer nonvolatile electrochemical cell includes a conductive core located within the ion exchange layer.
16. The structure of claim 9, wherein the first electrode is in contact with more than one layer of the multi-layer nonvolatile electrochemical cell.
17. A method of writing to a memory structure comprising: creating a voltage between a first electrode and a second electrode of a multi-layer nonvolatile electrochemical cell; wherein the voltage cause electrons to move through a variable resistance channel of the multi-layer nonvolatile electrochemical cell; causes an electric field across a charge-exchange layer thereby causing ions to move along that electric field in in the multi-layer nonvolatile electrochemical cell; and wherein the direction of movement of ions is different from the direction of movement of electrons.
18. The method of claim 17, wherein the charge exchange layer comprises a metal oxide layer located in contact with the variable resistance channel.
19. The method of claim 17, wherein an ion exchange layer of the multi-layer nonvolatile electrochemical cell includes a metal containing reservoir layer.
20. The method of claim 17, wherein the variable resistance channel extends from the first electrode to the second electrode.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017] Elements of the figures are not necessarily to scale and are not intended to portray specific parameters of the invention. For clarity and ease of illustration, dimensions of elements may be exaggerated. The detailed description should be consulted for accurate dimensions. The drawings are intended to depict only typical embodiments of the invention, and therefore should not be considered as limiting the scope of the invention. In the drawings, like numbering represents like elements.
DETAILED DESCRIPTION
[0018] Exemplary embodiments now will be described more fully herein with reference to the accompanying drawings, in which exemplary embodiments are shown. This disclosure may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete and will convey the scope of this disclosure to those skilled in the art. In the description, details of well-known features and techniques may be omitted to avoid unnecessarily obscuring the presented embodiments.
[0019] For purposes of the description hereinafter, terms such as “upper”, “lower”, “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, and derivatives thereof shall relate to the disclosed structures and methods, as oriented in the drawing figures. Terms such as “above”, “overlying”, “atop”, “on top”, “positioned on” or “positioned atop” mean that a first element, such as a first structure, is present on a second element, such as a second structure, wherein intervening elements, such as an interface structure may be present between the first element and the second element. The term “direct contact” means that a first element, such as a first structure, and a second element, such as a second structure, are connected without any intermediary conducting, insulating or semiconductor layers at the interface of the two elements.
[0020] In the interest of not obscuring the presentation of embodiments of the present invention, in the following detailed description, some processing steps or operations that are known in the art may have been combined together for presentation and for illustration purposes and in some instances may have not been described in detail. In other instances, some processing steps or operations that are known in the art may not be described at all. It should be understood that the following description is rather focused on the distinctive features or elements of various embodiments of the present invention.
[0021] Analog resistive memory devices may use mechanisms of ion transfer during write operations to impact the resistance of the overall memory device during read operations. Such devices may enable migration of conductive ions into a dielectric region, thereby increasing the conductivity through the dielectric, or alternatively may enable migration of ions containing holes into a conductive region, thereby reducing the conductivity of the conductive region. However, read and write paths of these devices overlap, leading to breakdown of the dielectric. By decoupling the read path and write path during operations, such breakdown may be reduced, as the flow of current through the devices is not required to move through a dielectric layer of the device.
[0022] However, decoupling of read and write paths would typically require additional wiring to the device, as well as additional transistors to signal the device, thereby increasing the footprint of structures needed to operate the device. By providing separate paths in the memory cell for read and write paths, while maintaining a common electrodes for the memory cell for the read and write paths, the footprint of the structures may be reduced, while maintaining decoupled read and write paths for the resistive analog memory device.
[0023] Referring to
[0024] Referring to
[0025] Referring to
[0026] The optional metal-oxide reservoir layer that is formed from any appropriate oxygen-containing material where oxygen ions readily dissociate under an applied voltage. One exemplary material for the metal-oxide reservoir layer is cerium oxide (CeO.sub.2), which reversibly converts to a nonstoichiometric oxide by emitting oxygen ions when subjected to an appropriate voltage. In one specific example, the metal-oxide reservoir layer can be formed from cerium oxide at a thickness of less than 100 nm by a thermal evaporation process. The thickness of the metal-oxide reservoir layer can be in a predetermined range. Other oxides capable of oxygen exchange such as but not limited to WO.sub.3, TiO.sub.2, CuOx, Al.sub.2O.sub.3, Ta.sub.2O.sub.5, HfO.sub.2, or gaseous/atmospheric oxygen can be used for metal-oxide reservoir. The metal-oxide reservoir can also be formed using ALD, PVD, CVD, diffusion, or any other process. The metal-oxide reservoir can be a hydrogen reservoir in other examples and is composed of suitable material.
[0027] It should be noted that described herein are some possible carriers and effects yielding reversible tunability of the device, however, in other examples different techniques may be used. The charge exchange can include non-metallic ions (oxygen, hydrogen) modifying the resistivity of the channel material layer 120. The charge exchange, in one or more examples, can include electron/holes building up static charge in ion exchange material 125 and affecting carrier dynamic in the channel. For example, the channel material layer 120 accepts additional oxygen ions by intercalation, where the oxide material creates a crystalline structure and additional oxygen ions (e.g., O.sup.2−) fit into gaps in that crystalline structure under an appropriate voltage. The voltage overcomes the repulsive force created by any electrical charge already present in the channel material layer 120, forcing more charged ions to occupy that layer.
[0028] Referring to
[0029] Referring to
[0030] Referring to
[0031] Referring to
[0032] Referring to
[0033] The capacitance of the programming gate 10 may be dependent on the material, the thickness of the ion exchange layer T.sub.EL and the area of the capacitive element, which may be related to the length of the variable resistors L.sub.V1 and L.sub.V2. The capacitance, and structure, of the programming gate 10 and 15 may impact the rate of ion mobility into the variable resistor 20 and 25 during write operations, as well as the voltage across the programming gate 10 required to perform write operations.
[0034] The resistance of the variable resistor 20 is dependent on the fixed parameters of the material, length L.sub.V1 or L.sub.V2 and thickness T.sub.C of the channel layer 125, as well as a dynamic concentration of mobile ions from the ion exchange layer 135. The length of the variable resistor 20, L.sub.V1 or L.sub.V2, may be dependent on the height H of the cell, thickness T.sub.C of the channel layer 125, and thickness of the ion exchange layer T.sub.EL. The dynamic concentration is based on programming of the unit cell, as depicted in
[0035] The electrical parameters may be tuned according to the principles set forth above. Additionally, in some embodiments, variations in geometry may be used as well (e.g., change contact angle between the read channel and the bottom electrode).
[0036] Referring to
[0037] The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiment, the practical application or technical improvement over technologies found in the marketplace, or to enable other of ordinary skill in the art to understand the embodiments disclosed herein. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated but fall within the scope of the appended claims.