ELECTROSTATIC DISCHARGE PROTECTION CIRCUIT AND SEMICONDUCTOR DEVICE
20220320074 ยท 2022-10-06
Inventors
Cpc classification
H01L27/0266
ELECTRICITY
H01L27/0274
ELECTRICITY
H01L27/02
ELECTRICITY
International classification
Abstract
An ESD protection circuit includes: an ESD transistor having a control terminal, a first terminal, a second terminal, and a substrate terminal, the first terminal being electrically connected to a first pad, the second terminal being electrically connected to a second pad; a first transistor having a control terminal, a first terminal, and a second terminal, the control terminal being electrically connected to the second pad, the first terminal being electrically connected to the first pad, the second terminal being electrically connected to the control terminal and the substrate terminal of the ESD transistor; and a second transistor having a control terminal, a first terminal, and a second terminal, the control terminal being electrically connected to the first pad, the first terminal being electrically connected to the control terminal and the substrate terminal of the ESD transistor, the second terminal being electrically connected to the second pad.
Claims
1. An Electrostatic Discharge (ESD) protection circuit, electrically connected to a first pad and a second pad, the ESD protection circuit comprising: an ESD transistor, configured to discharge static electricity and having a control terminal, a first terminal, a second terminal, and a substrate terminal, the first terminal being electrically connected to the first pad, the second terminal being electrically connected to the second pad; a first transistor, having a control terminal, a first terminal, and a second terminal, the control terminal being electrically connected to the second pad, the first terminal being electrically connected to the first pad, the second terminal being electrically connected to the control terminal and the substrate terminal of the ESD transistor; and a second transistor, having a control terminal, a first terminal, and a second terminal, the control terminal being electrically connected to the first pad, the first terminal being electrically connected to the control terminal and the substrate terminal of the ESD transistor, the second terminal being electrically connected to the second pad.
2. The ESD protection circuit of claim 1, wherein the first transistor and the second transistor are both N-type metal-oxide-semiconductor (NMOS) transistors.
3. The ESD protection circuit of claim 2, wherein the ESD transistor is an NMOS transistor.
4. The ESD protection circuit of claim 2, wherein the first pad is a first power pad, and the second pad is a second power pad.
5. The ESD protection circuit of claim 1, wherein the first transistor and the second transistor are both P-type metal-oxide-semiconductor (PMOS) transistors.
6. The ESD protection circuit of claim 5, wherein the ESD transistor is a PMOS transistor.
7. The ESD protection circuit of claim 5, wherein the first pad is a first grounding pad, and the second pad is a second grounding pad.
8. The ESD protection circuit of claim 1, wherein a first parasitic diode is provided between the substrate terminal of the ESD transistor and the first terminal of the ESD transistor, a second parasitic diode is provided between the substrate terminal of the ESD transistor and the second terminal of the ESD transistor, and when a voltage of the first pad is greater than a voltage of the second pad or when a voltage of the first pad is less than a voltage of the second pad, neither of the first parasitic diode and the second parasitic diode is turned on.
9. The ESD protection circuit of claim 8, wherein when static electricity occurs, the first parasitic diode is reversely broken down, and the second parasitic diode is turned on, to discharge the static electricity; or, when static electricity occurs, the first parasitic diode is turned on, and the second parasitic diode is reversely broken down, to discharge the static electricity.
10. A semiconductor device, comprising at least two pads, wherein an Electrostatic Discharge (ESD) protection circuit is disposed between any two pads and electrically connected to the two pads, the ESD protection circuit comprises: an ESD transistor, configured to discharge static electricity and having a control terminal, a first terminal, a second terminal, and a substrate terminal, the first terminal being electrically connected to a first pad of the two pads, the second terminal being electrically connected to a second pad of the two pads; a first transistor, having a control terminal, a first terminal, and a second terminal, the control terminal being electrically connected to the second pad, the first terminal being electrically connected to the first pad, the second terminal being electrically connected to the control terminal and the substrate terminal of the ESD transistor; and a second transistor, having a control terminal, a first terminal, and a second terminal, the control terminal being electrically connected to the first pad, the first terminal being electrically connected to the control terminal and the substrate terminal of the ESD transistor, the second terminal being electrically connected to the second pad.
11. The semiconductor device of claim 10, wherein a semiconductor structure forming the ESD transistor further comprises: a semiconductor substrate; a well region disposed in the semiconductor substrate; a source region and a drain region alternately arranged at an interval and disposed in the well region; and a gate disposed on the semiconductor substrate and located between the source region and the drain region, the gate being electrically connected to the semiconductor substrate.
12. The semiconductor device of claim 11, wherein the well region is a P-type region, and the source region and the drain region are N-type regions.
13. The semiconductor device of claim 11, wherein the semiconductor structure further comprises a first source region, a second source region, a first drain region, a first gate, and a second gate, the first drain region is located between the first source region and the second source region, the first gate is located between the first source region and the first drain region, and the second gate is located between the first drain region and the second source region.
14. The semiconductor device of claim 11, wherein the semiconductor structure further comprises a plurality of source regions, a plurality of drain regions, and a plurality of gates, the plurality of source regions and the plurality of drain regions are alternately arranged at intervals, and a gate is disposed between a source region and a drain region that are adjacent.
15. The semiconductor device of claim 11, wherein the gate is electrically connected to the second terminal of the first transistor and the first terminal of the second transistor.
16. The semiconductor device of claim 10, wherein the first transistor and the second transistor are both N-type metal-oxide-semiconductor (NMOS) transistors.
17. The semiconductor device of claim 16, wherein the ESD transistor is an NMOS transistor.
18. The semiconductor device of claim 16, wherein the first pad is a first power pad, and the second pad is a second power pad.
19. The semiconductor device of claim 10, wherein the first transistor and the second transistor are both P-type metal-oxide-semiconductor (PMOS) transistors.
20. The semiconductor device of claim 19, wherein the ESD transistor is a PMOS transistor.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0006] To describe the technical solutions in the embodiments of the disclosure more clearly, the following briefly introduces the accompanying drawings required for the embodiments of the disclosure. It is apparent that the accompanying drawings in the following description show merely some embodiments of the disclosure, and a person of ordinary skill in the art may still derive other drawings from these accompanying drawings without creative efforts.
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
DETAILED DESCRIPTION
[0018] It should be understood that the following disclosure provides many different embodiments or examples for implementing different features of the disclosure. Specific embodiments or examples of components and layouts are described below to simplify the disclosure. These are only examples and are not intended to limit the disclosure. For example, dimensions of elements are not limited to the ranges or values in the disclosure, and may depend on expected characteristics of process conditions and/or devices. In addition, in the following description, forming a first part above or on a second part may include embodiments in which the first part and the second part are formed in direct contact, and may also include embodiments in which an additional part may be formed between the first part and the second part and therefore the first part and the second part may be not in direct contact. For simplicity and clarity, the parts may be arbitrarily drawn in different proportions.
[0019] There are a plurality of pads in an integrated circuit. For example,
[0020] To prevent the internal circuit from being damaged by the static electricity, a clamp circuit including a clamp transistor is used as a protection solution for an ESD protection circuit.
[0021] Although the ESD protection circuit 11 can discharge the static electricity, when the integrated circuit operates, the first pad VPP and the second pad VDD may be powered on nonsimultaneously. In this case, a parasitic diode of the ESD protection circuit 11 is turned on, such that the function of the ESD protection circuit 11 is affected.
[0022] Specifically, referring to
[0023] There is a parasitic diode D1 in the ESD protection circuit 11. When the integrated circuit operates, the first pad VPP and the second pad VDD may be powered on nonsimultaneously. As a result, the parasitic diode D1 of the ESD protection circuit is turned on. Electric charges are discharged through the parasitic diode D1, thereby affecting the function of the internal circuit 10. For example, when the second pad VDD is powered on first and the first pad VPP is still not powered on, the parasitic diode D1 of the ESD protection circuit 11 is turned on. A current flows through the parasitic diode D1, such that the function of the internal circuit is affected.
[0024] In view of the foregoing reasons, the disclosure provides an ESD protection circuit, which may prevent pads from being connected caused by the pads being powered on nonsimultaneously, thereby avoiding affecting the internal circuit.
[0025]
[0026] In this embodiment, the first pad VPP is a first power pad, and the second pad VDD is a second power pad. In another embodiment of the disclosure, the first pad may be a first grounding pad, and the second pad may be a second grounding pad.
[0027] The ESD protection circuit 21 in the disclosure includes an ESD transistor Mesd, a first transistor Mn1, and a second transistor Mn2.
[0028] The ESD transistor Mesd is used for discharging static electricity, and has a control terminal, a first terminal, a second terminal, and a substrate terminal. The first terminal is electrically connected to the first pad VPP. The second terminal is electrically connected to the second pad VDD. In this embodiment, the ESD transistor Mesd is an NMOS transistor. The control terminal of the ESD transistor Mesd is a gate terminal of the NMOS transistor. The first terminal of the ESD transistor Mesd is a drain terminal of the NMOS transistor. The second terminal of the ESD transistor Mesd is a source terminal of the NMOS transistor. The substrate terminal of the ESD transistor Mesd is a substrate terminal of the NMOS transistor.
[0029] The first transistor Mn1 has a control terminal, a first terminal, and a second terminal. The control terminal is electrically connected to the second pad VDD. The first terminal is electrically connected to the first pad VPP. The second terminal is electrically connected to the control terminal and the substrate terminal of the ESD transistor Mesd. In this embodiment, the first transistor Mn1 is an NMOS transistor. The control terminal of the first transistor Mn1 is a gate terminal of the NMOS transistor, and is electrically connected to the second pad VDD. The first terminal of the first transistor Mn1 is a source terminal of the NMOS transistor, and is electrically connected to the first pad VPP. The second terminal of the first transistor Mn1 is a drain terminal of the NMOS transistor, and is electrically connected to the control terminal and the substrate terminal of the ESD transistor Mesd.
[0030] The second transistor Mn2 has a control terminal, a first terminal, and a second terminal. The control terminal is electrically connected to the first pad VPP. The first terminal is electrically connected to the control terminal and the substrate terminal of the ESD transistor Mesd. The second terminal is electrically connected to the second pad VDD. In this embodiment, the second transistor Mn2 is an NMOS transistor. The control terminal of the second transistor Mn2 is a gate terminal of the NMOS transistor, and is electrically connected to the first pad VPP. The first terminal of the second transistor Mn2 is a drain terminal of the NMOS transistor, and is electrically connected to the control terminal and the substrate terminal of the ESD transistor Mesd. The second terminal of the second transistor Mn2 is a source terminal of the NMOS transistor, and is electrically connected to the second pad VDD.
[0031] During normal operation of the circuit, when the first pad VPP is powered on first, that is, when a voltage of the first pad VPP is greater than a voltage of the second pad VDD, the second transistor Mn2 is turned on. The control terminal of the ESD transistor Mesd is at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. A parasitic diode of the ESD transistor Mesd is reversely biased and is turned off. As such, electric charges are prevented from being discharged through the parasitic diode of the ESD transistor Mesd, thereby ensuring the normal operation of the internal circuit 20.
[0032] During normal operation of the circuit, when the second pad VDD is powered on first, that is, when the voltage of the first pad VPP is less than the voltage of the second pad VDD, the first transistor Mn1 is turned on. The control terminal of the ESD transistor Mesd is still at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. The parasitic diode of the ESD transistor Mesd is reversely biased and is turned off. As such, electric charges are prevented from being discharged through the parasitic diode of the ESD transistor Mesd, thereby ensuring the normal operation of the internal circuit 20.
[0033] In the disclosure, when the different pads are powered on nonsimultaneously, the ESD protection circuit can prevent electric charges from being discharged through the parasitic diode of the ESD protection circuit, thereby ensuring the normal operation of the internal circuit 20, and also ensuring the normal operation of the ESD protection circuit. The ESD protection circuit in the disclosure does not affect the performance of a semiconductor device, and may realize ESD protection among the different pads, thereby effectively ensuring the reliability of the semiconductor device and improving the competitiveness of the semiconductor device.
[0034]
[0035] During normal operation of the circuit, when the first pad VPP is powered on first, that is, when the voltage of the first pad VPP is greater than the voltage of the second pad VDD, the second transistor Mn2 is turned on. The control terminal of the ESD transistor Mesd is at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. The first parasitic diode D1 and the second parasitic diode D2 of the ESD transistor Mesd are reversely biased and are not turned on, to prevent electric charges from being discharged through the first parasitic diode D1, thereby ensuring the normal operation of the internal circuit 20.
[0036] During normal operation of the circuit, when the second pad VDD is powered on first, that is, when the voltage of the first pad VPP is less than the voltage of the second pad VDD, the first transistor Mnl is turned on. The control terminal of the ESD transistor Mesd is still at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. The first parasitic diode D1 and the second parasitic diode D2 of the ESD transistor Mesd are reversely biased and are not turned on, to prevent electric charges from being discharged through the first parasitic diode D1 and the second parasitic diode D2, thereby ensuring the normal operation of the internal circuit 20.
[0037] When static electricity needs to be discharged through the ESD transistor Mesd and electrostatic charges occur on the first pad VPP, the first parasitic diode D1 is reversely broken down, the second parasitic diode D2 is turned on, and the electrostatic charges on the first pad VPP are discharged through the second parasitic diode D2. When static electricity needs to be discharged through the ESD transistor Mesd and electrostatic charges occur on the second pad VDD, the second parasitic diode D2 is reversely broken down, the first parasitic diode D1 is turned on, and the electrostatic charges on the second pad VDD are discharged through the first parasitic diode D1, to implement the discharge of the electrostatic charges on the pads.
[0038] In the embodiment, the first transistor Mn1, the second transistor Mn2, and the ESD transistor Mesd are all NMOS transistors. In another embodiment of the disclosure, the first transistor, the second transistor, and the ESD transistor Mesd are all P-type metal-oxide-semiconductor (PMOS) transistors. Specifically,
[0039] A control terminal of the first transistor Mp1 is a gate terminal of the PMOS transistor, and is electrically connected to the second pad VDD. A first terminal of the first transistor Mp1 is a source terminal of the PMOS transistor, and is electrically connected to the first pad VPP. A second terminal of the first transistor Mp1 is a drain terminal of the PMOS transistor, and is electrically connected to the control terminal and the substrate terminal of the ESD transistor Mesd.
[0040] A control terminal of the second transistor Mp2 is a gate terminal of the PMOS transistor, and is electrically connected to the first pad VPP. A first terminal of the second transistor Mp2 is a drain terminal of the PMOS transistor, and is electrically connected to the control terminal and the substrate terminal of the ESD transistor Mesd. A second terminal of the second transistor Mp2 is a source terminal of the PMOS transistor, and is electrically connected to the second pad VDD.
[0041] During normal operation of the circuit, when the first pad VPP is powered on first, that is, when the voltage of the second pad VDD is less than the voltage of the first pad VPP, the first transistor Mp1 is turned on. The control terminal of the ESD transistor Mesd is at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. A parasitic diode of the ESD transistor Mesd is reversely biased and is not turned on, to prevent electric charges from being discharged through the parasitic diode of the ESD transistor Mesd, thereby ensuring the normal operation of the internal circuit 20.
[0042] During normal operation of the circuit, when the second pad VDD is powered on first, that is, when the voltage of the first pad VPP is less than the voltage of the second pad VDD, the second transistor Mp2 is turned on. The control terminal of the ESD transistor Mesd is still at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. A parasitic diode of the ESD transistor Mesd is reversely biased and is not turned on, to prevent electric charges from being discharged through the parasitic diode of the ESD transistor Mesd, thereby ensuring the normal operation of the internal circuit 20.
[0043] In the embodiment, when the different pads are powered on nonsimultaneously, the ESD protection circuit can prevent electric charges from being discharged through the parasitic diode of the ESD protection circuit, thereby ensuring the normal operation of the internal circuit 20, and also ensuring the normal operation of the ESD protection circuit. The ESD protection circuit in the disclosure does not affect the performance of a semiconductor device, and may realize ESD protection among the different pads, thereby effectively ensuring the reliability of the semiconductor device and improving the competitiveness of the semiconductor device.
[0044]
[0045] During normal operation of the circuit, when the first pad VPP is powered on first, that is, when the voltage of the second pad VDD is less than the voltage of the first pad VPP, the first transistor Mp1 is turned on. The control terminal of the ESD transistor Mesd is at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. The first parasitic diode D1 and the second parasitic diode D2 of the ESD transistor Mesd are reversely biased and are not turned on, to prevent electric charges from being discharged through the first parasitic diode D1 and the second parasitic diode D2 of the ESD transistor Mesd, thereby ensuring the normal operation of the internal circuit 20.
[0046] During normal operation of the circuit, when the second pad VDD is powered on first, that is, when the voltage of the first pad VPP is less than the voltage of the second pad VDD, the second transistor Mp2 is turned on. The control terminal of the ESD transistor Mesd is still at a low level, and the substrate terminal of the ESD transistor Mesd is at a low level. The first parasitic diode D1 and the second parasitic diode D2 are reversely biased and are not turned on, to prevent electric charges from being discharged through the first parasitic diode D1 or the second parasitic diode D2, and the second transistor Mp2, thereby ensuring the normal operation of the internal circuit 20.
[0047] When static electricity needs to be discharged through the ESD transistor Mesd and electrostatic charges occur on the first pad VPP, the second parasitic diode D2 is reversely broken down, the first parasitic diode D1 is turned on, and the electrostatic charges on the first pad VPP are discharged through the first parasitic diode D1. When static electricity needs to be discharged through the ESD transistor Mesd and electrostatic charges occur on the second pad VDD, the first parasitic diode D1 is reversely broken down, the second parasitic diode D2 is turned on, and the electrostatic charges on the second pad VDD are discharged through the second parasitic diode D2, to implement the discharge of the electrostatic charges on the pads.
[0048] The disclosure further provides a semiconductor device. The semiconductor device includes at least two pads. The foregoing ESD protection circuit is disposed between any two pads. Continuing to refer to
[0049] The disclosure further provides an eighth embodiment. In the eighth embodiment, the semiconductor device includes three pads. Specifically,
[0050] When the first pad VPP, the second pad VDD, and the third pad VREFCA are powered on nonsimultaneously, the first ESD protection circuit 22, the second ESD protection circuit 23, and the third ESD protection circuit 24 can prevent electric charges from being discharged through the parasitic diodes of the ESD protection circuits, thereby ensuring the normal operation of the internal circuit 20, and also ensuring the normal operation of the ESD protection circuits, thereby effectively improving the reliability of the semiconductor device and improving the competitiveness of the semiconductor device.
[0051]
[0052] The semiconductor substrate 700 may be a monocrystalline silicon substrate, a Ge substrate, a SiGe substrate, an SOI, a GOI or the like. According to an actual requirement of a device, an appropriate semiconductor material may be selected for the semiconductor substrate 700. This is not limited herein. A plurality of connecting pads 709 are disposed in the semiconductor substrate 700.
[0053] The well region 710 is disposed in the semiconductor substrate 700. In this embodiment, because the ESD transistor is an NMOS transistor, the well region is a P-type region.
[0054] The source region 720 and the drain region 730 are alternately arranged at an interval in the well region 710. In this embodiment, because the well region 710 is a P-type region, the source region 720 and the drain region 730 are N-type regions.
[0055] The gate 740 is disposed on the semiconductor substrate 700, and is located between the source region 720 and the drain region 730. The gate 740 is electrically connected to the semiconductor substrate 700. Specifically, the gate 740 is electrically connected to the connecting pads 709 of the semiconductor substrate 700 through a connecting pad 749, to implement an electrical connection between the gate 740 and the semiconductor substrate 700. That is, the control terminal of the ESD transistor is electrically connected with the substrate terminal of the ESD transistor.
[0056] In this embodiment, the semiconductor structure includes one source region 720, one drain region 730, and one gate 740. In another embodiment of the disclosure, the semiconductor structure may include a plurality of source regions 720, a plurality of drain regions 730, and a plurality of gates 740.
[0057]
[0058]
[0059] Specifically, in this embodiment, the semiconductor structure includes a first source region 721, a second source region 722, a first drain region 731, a second drain region 732, a first gate 741, a second gate 742, and a third gate 743. The first source region 721, the first drain region 731, the second source region 722, and the second drain region 732 are alternately arranged at intervals. The first gate is disposed between the first source region 721 and the first drain region 731. The second gate 742 is disposed between the first drain region 731 and the second source region 722. The third gate 743 is disposed between the second source region 722 and the second drain region 732. It may be understood that in another embodiment of the disclosure, a plurality of source regions, a plurality of drain regions, and a plurality of gates may be disposed according to the foregoing arrangement rule. Details are not described herein again.
[0060] The structure shown in
[0061] The first parasitic diode is provided between the semiconductor substrate 700 and the first drain region 731 of the ESD transistor. The second parasitic diode is provided between the semiconductor substrate 700 and the first source region 721 and the second source region 722 of the ESD transistor. When a pad (for example, the second pad VDD shown in
[0062] The foregoing descriptions are some implementations of the disclosure. It should be noted that for a person of ordinary skill in the art, several improvements and modifications may further be made without departing from the principle of the disclosure. These improvements and modifications should also be deemed as falling within the scope of protection of the disclosure.