OPERATIONAL AMPLIFIER
20230208360 · 2023-06-29
Inventors
Cpc classification
H03F2203/30006
ELECTRICITY
H03F2203/30009
ELECTRICITY
International classification
Abstract
An operational amplifier includes a differential input stage that amplifies a differential input signal to generate an intermediate signal; an amplification stage including an output transistor that is connected between an output terminal and a fixed voltage line, and is driven according to the intermediate signal; and an assist circuit, wherein the assist circuit includes: a first transistor connected in parallel with the output transistor; and a drive circuit that drives the first transistor according to a gate voltage of the output transistor.
Claims
1. An operational amplifier comprising: a differential input stage that amplifies a differential input signal to generate an intermediate signal; an amplification stage including an output transistor that is connected between an output terminal and a fixed voltage line, and is driven according to the intermediate signal; and an assist circuit, wherein the assist circuit includes: a first transistor connected in parallel with the output transistor; and a drive circuit that drives the first transistor according to a gate voltage of the output transistor.
2. The operational amplifier of claim 1, wherein the output transistor is a low-side transistor of an N-channel MOSFET (Metal Oxide Semiconductor Field Effect Transistor), and the fixed voltage line is a ground line, and wherein the drive circuit includes: a first current source that sources a first current according to the gate voltage of the output transistor to a gate of the first transistor; and a second current source that sinks a second current from the gate of the first transistor.
3. The operational amplifier of claim 2, wherein the first current source includes: a second transistor that includes a source connected to the ground line and is biased to flow a constant current; a third transistor that includes a gate connected to a gate of the low-side transistor and a source connected to a drain of the second transistor; and a current mirror circuit that returns a current flowing through the third transistor to source the current to the gate of the first transistor.
4. The operational amplifier of claim 2, wherein the second current source includes a fourth transistor that includes a source connected to the ground line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
5. The operational amplifier of claim 2, wherein the drive circuit further includes a fifth transistor that includes a gate connected to a gate of the low-side transistor and a source connected to the gate of the first transistor.
6. The operational amplifier of claim 5, wherein the drive circuit further includes a sixth transistor that includes: a gate and a drain connected to a drain of the fifth transistor; and a source connected to a power supply line.
7. The operational amplifier of claim 1, wherein the output transistor is a P-type high-side transistor, and the fixed voltage line is a power supply line, and wherein the drive circuit includes: a first current source that sinks a first current according to the gate voltage of the output transistor from a gate of the first transistor; and a second current source that sources a second current to the gate of the first transistor.
8. The operational amplifier of claim 7, wherein the first current source includes: a second transistor that includes a source connected to the power supply line and is biased to flow a constant current; a third transistor that includes a gate connected to a gate of the high-side transistor and a source connected to a drain of the second transistor; and a current mirror circuit that returns a current flowing through the third transistor to sink the current from the gate of the first transistor.
9. The operational amplifier of claim 7, wherein the second current source includes a fourth transistor that includes a source connected to the power supply line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
10. The operational amplifier of claim 7, wherein the drive circuit further includes a fifth transistor that includes a gate connected to a gate of the high-side transistor and a source connected to the gate of the first transistor.
11. The operational amplifier of claim 10, wherein the drive circuit further includes a sixth transistor that includes: a gate and a drain connected to a drain of the fifth transistor; and a source connected to the ground line.
12. An operational amplifier comprising: a differential input stage that amplifies a differential input signal to generate an intermediate signal; an amplification stage including a low-side transistor that is connected between an output terminal and a ground line, and is driven according to the intermediate signal; and an assist circuit, wherein the assist circuit includes: a first transistor connected in parallel with the low-side transistor; a second transistor that includes a source connected to the ground line and is biased to flow a constant current; a third transistor that includes a gate connected to a gate of the low-side transistor and a source connected to a drain of the second transistor; a current mirror circuit that returns a current flowing through the third transistor to source the current to a gate of the first transistor; and a fourth transistor that includes a source connected to the ground line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
13. The operational amplifier of claim 12, wherein the assist circuit further includes: a fifth transistor that includes a gate connected to the gate of the low-side transistor and a source connected to the gate of the first transistor; and a sixth transistor that includes: a gate and a drain connected to a drain of the fifth transistor; and a source connected to a power supply line.
14. An operational amplifier comprising: a differential input stage that amplifies a differential input signal to generate an intermediate signal; an amplification stage including a high-side transistor that is connected between an output terminal and a power supply line, and is driven according to the intermediate signal; and an assist circuit, wherein the assist circuit includes: a first transistor connected in parallel with the high-side transistor; a second transistor that includes a source connected to the power supply line and is biased to flow a constant current; a third transistor that includes a gate connected to a gate of the high-side transistor and a source connected to a drain of the second transistor; a current mirror circuit that returns a current flowing through the third transistor to sink the current from a gate of the first transistor; and a fourth transistor that includes a source connected to the power supply line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
15. The operational amplifier of claim 14, wherein the assist circuit further includes: a fifth transistor that includes a gate connected to the gate of the high-side transistor and a source connected to the gate of the first transistor; and a sixth transistor that includes: a gate and a drain connected to a drain of the fifth transistor; and a source connected to a ground line.
16. The operational amplifier of claim 1, which is integrated on one semiconductor substrate.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0009] The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate embodiments of the present disclosure.
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
DETAILED DESCRIPTION
[0029] Reference will now be made in detail to various embodiments, examples of which are illustrated in the accompanying drawings. In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the present disclosure. However, it will be apparent to one of ordinary skill in the art that the present disclosure may be practiced without these specific details. In other instances, well-known methods, procedures, systems, and components have not been described in detail so as not to unnecessarily obscure aspects of the various embodiments.
Overview of Embodiments
[0030] An overview of some exemplary embodiments of the present disclosure is described. This overview presents, in simplified form, some concepts of one or more embodiments, as a prologue to the detailed description which will be presented later, and for the purpose of basic understanding of the embodiments, but it is not intended to limit the scope of the invention or the disclosure. This overview is not a comprehensive overview of all possible embodiments, and it is intended to neither identify key elements of all embodiments nor delineate the scope of some or all aspects. For the sake of convenience, “an embodiment” may be used to refer to one embodiment (example or modification) or a plurality of embodiments (examples or modifications) disclosed herein.
[0031] An operational amplifier according to an embodiment includes: a differential input stage that amplifies a differential input signal to generate an intermediate signal; an amplification stage including an output transistor that is connected between an output terminal and a fixed voltage line and is driven according to the intermediate signal; and an assist circuit. The assist circuit includes: a first transistor connected in parallel with the output transistor; and a drive circuit that drives the first transistor according to a gate voltage of the output transistor.
[0032] According to this configuration, a maximum output current can be increased by providing the first transistor in parallel with the output transistor and flowing a current through the first transistor. Since the first transistor is controlled by the drive circuit which is independent of a bias circuit for the output transistor, it is not necessary to flow a large steady bias current through the first transistor and the drive circuit when an output current of the operational amplifier is small, so that an increase in an operation current can also be suppressed. Therefore, it is possible to achieve both low current consumption and high output current.
[0033] In one embodiment, the output transistor may be a low-side transistor of an N-channel MOSFET (Metal Oxide Semiconductor Field Effect Transistor), the fixed voltage line may be a ground line, and the drive circuit may include a first current source that sources a first current according to the gate voltage of the output transistor to a gate of the first transistor, and a second current source that sinks a second current from the gate of the first transistor.
[0034] In one embodiment, the first current source may include a second transistor that includes a source connected to the ground line and is biased to flow a constant current, a third transistor that includes a gate connected to a gate of the low-side transistor and a source connected to a drain of the second transistor, and a current mirror circuit that returns a current flowing through the third transistor to source the current to the gate of the first transistor.
[0035] In one embodiment, the second current source may include a fourth transistor that includes a source connected to the ground line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
[0036] In one embodiment, the drive circuit may further include a fifth transistor that includes a gate connected to the gate of the low-side transistor and a source connected to the gate of the first transistor.
[0037] In one embodiment, the drive circuit may further include a sixth transistor that includes a gate and a drain connected to a drain of the fifth transistor, and a source connected to a power supply line.
[0038] In one embodiment, the output transistor may be a P-type high-side transistor, the fixed voltage line may be a power supply line, and the drive circuit may include a first current source that sinks a first current according to the gate voltage of the output transistor from a gate of the first transistor, and a second current source that sources a second current to the gate of the first transistor.
[0039] In one embodiment, the first current source may include a second transistor that includes a source connected to the power supply line and is biased to flow a constant current, a third transistor that includes a gate connected to a gate of the high-side transistor and a source connected to a drain of the second transistor, and a current mirror circuit that returns a current flowing through the third transistor to sink the current from the gate of the first transistor.
[0040] In one embodiment, the second current source may include a fourth transistor that includes a source connected to the power supply line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
[0041] In one embodiment, the drive circuit may further include a fifth transistor that includes a gate connected to the gate of the high-side transistor and a source connected to the gate of the first transistor.
[0042] In one embodiment, the drive circuit may further include a sixth transistor that includes a gate and a drain connected to a drain of the fifth transistor, and a source connected to the ground line.
[0043] An operational amplifier according to an embodiment includes: a differential input stage that amplifies a differential input signal to generate an intermediate signal; an amplification stage including a low-side transistor that is connected between an output terminal and a ground line and is driven according to the intermediate signal; and an assist circuit. The assist circuit includes: a first transistor connected in parallel with the low-side transistor; a second transistor that includes a source connected to the ground line and is biased to flow a constant current; a third transistor that includes a gate connected to a gate of the low-side transistor and a source connected to a drain of the second transistor; a current mirror circuit that returns a current flowing through the third transistor to source the current to a gate of the first transistor; and a fourth transistor that includes a source connected to the ground line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
[0044] In one embodiment, the assist circuit may further include a fifth transistor that includes a gate connected to the gate of the low-side transistor and a source connected to the gate of the first transistor, and a sixth transistor that includes a gate and a drain connected to a drain of the fifth transistor, and a source connected to a power supply line.
[0045] An operational amplifier according to an embodiment includes: a differential input stage that amplifies a differential input signal to generate an intermediate signal; an amplification stage including a high-side transistor that is connected between an output terminal and a power supply line and is driven according to the intermediate signal; and an assist circuit. The assist circuit includes: a first transistor connected in parallel with the high-side transistor; a second transistor that includes a source connected to the power supply line and is biased to flow a constant current; a third transistor that includes a gate connected to a gate of the high-side transistor and a source connected to a drain of the second transistor; a current mirror circuit that returns a current flowing through the third transistor to sink the current from a gate of the first transistor; and a fourth transistor that includes a source connected to the power supply line and a drain connected to the gate of the first transistor, and is biased to flow a constant current.
[0046] In one embodiment, the assist circuit may further include a fifth transistor that includes a gate connected to the gate of the high-side transistor and a source connected to the gate of the first transistor, and a sixth transistor that includes a gate and a drain connected to a drain of the fifth transistor, and a source connected to a ground line.
[0047] In one embodiment, the operational amplifier may be integrated on one semiconductor substrate. The term “integrated” is intended to include both of a case where all circuit elements are formed on a semiconductor substrate and a case where main elements of a circuit are integrated on a semiconductor substrate. In addition, some resistors, capacitors, or the like for adjustment of a circuit constant may be provided outside a semiconductor substrate.
Embodiments
[0048] Preferred embodiments of the present disclosure will now be described with reference to the drawings. Same or equivalent components, members, and processes illustrated in each drawing are given same reference numerals and a repeated description thereof will be properly omitted. Further, the embodiments are presented by way of example only, and are not intended to limit the present disclosure, and any feature or combination thereof described in the embodiments may not necessarily be essential to the present disclosure.
[0049] In the present disclosure, “a state where a member A is connected to a member B” includes a case where the members A and B are physically and directly connected or even a case where the members A B are indirectly connected through any other member that does not affect an electrical connection state between the members A and B or does not impair functions and effects achieved by combinations of the members A and B.
[0050] Similarly, “a state where a member C is connected (installed) between a member A and a member B” includes a case where the members A and C or the members B and C are indirectly connected through any other member that does not affect an electrical connection state between the members A and C or the members B and C, or does not impair function and effects achieved by combinations of the members A and C or the members B and C, in addition to a case where the members A and C or the members B and C are directly connected.
[0051] Further, in the present disclosure, symbols attached to electrical signals such as voltage signals, current signals, etc., or circuit elements such as resistors, capacitors, inductors, etc., denote respective voltage values, current values, or circuit constants (resistance, capacitance, and inductance) if necessary.
[0052] First, basic configuration of an operational amplifier including a class AB output stage will be described with reference to
[0053]
[0054] The operational amplifier 100R includes a power supply line 102, a ground line 104, a differential input stage 110, and an amplification stage 130. The power supply line 102 is connected to the power supply terminal VDD, and the ground line 104 is connected to the ground terminal GND.
[0055] The differential input stage 110 amplifies the differential input signals Vp and Vn to generate an intermediate signal Vb.
[0056] The amplification stage 130 includes a high-side transistor MH and a low-side transistor ML which are output transistors, capacitors C1 and C2, and a bias circuit 140. The high-side transistor MH is a P-type (PMOS) transistor provided between the output terminal OUT and the power supply line 102 which is a fixed voltage line, and the low-side transistor ML is an N-type (NMOS) transistor provided between the output terminal OUT and the ground line 104 which is a fixed voltage line.
[0057] The high-side transistor MH and the low-side transistor ML are driven according to the intermediate signal Vb.
[0058] In
[0059] The bias circuit 140 includes, for example, current sources CS1 and CS2 and transistors M1 to M4. The intermediate signal Vb, that is, the gate voltage Vg.sub.L of the low-side transistor ML, is applied to a gate of the transistor M1. The transistors M2 and M3 form a current mirror circuit, which returns a current flowing through the transistor M1. A gate and a drain of transistor M4 are connected to a gate of the high-side transistor MH.
[0060] The above is the configuration of the operational amplifier 100R. Next, its operation will be described, and problems that occur with the operational amplifier 100R according to the comparative technique will be described.
[0061]
[0062] It is assumed that the operational amplifier 100R forms a feedback system together with an external circuit of the operational amplifier 100R and a voltage and a current of each node are stabilized.
[0063] Let currents of the current sources CS1 and CS2 be I.sub.1 and I.sub.2, respectively. A gate-source voltage Vgs.sub.L of the low-side transistor ML is the intermediate signal Vb. Assuming that a voltage across the current source CS1 is Vs.sub.1, a gate-source voltage Vgs.sub.1 of the transistor M1 is equal to a difference between the intermediate signal Vb and the voltage Vs.sub.1 across the current source CS1 (Vgs.sub.1 .sub.= Vb- Vs.sub.1).
[0064] That is, the bias current Ib flowing through the low-side transistor ML is determined by the voltage of the intermediate signal Vb.
[0065] β.sub.n = .Math..sub.nC.sub.oxW/L [0066] V.sub.thn: threshold voltage of NMOS transistor [0067] .Math..sub.n: mobility of NMOS transistor [0068] C.sub.ox: unit capacity of oxide film of NMOS transistor [0069] L: channel length of NMOS transistor [0070] W: channel width of NMOS transistor
[0071] A current I.sub.3 flowing through the transistor M1 is expressed by Equation (2).
[0072] However, a capability I.sub.1 of the current source CS1 is sufficiently larger than I.sub.3, and a relationship of the current I.sub.3 being much less than the capability I.sub.1 (I.sub.3<<I.sub.1) is established.
[0073] The current I.sub.3 controlled by the transistor M1 is returned by the current mirror circuit including the transistors M2 and M3, to flow a current I.sub.4 through the transistor M4. Equation (3) is established between a gate-source voltage Vgs.sub.4 of the transistor M4 and the current I.sub.4.
[0074] β.sub.p = .Math..sub.pC.sub.oxW/L [0075] V.sub.thp: threshold voltage of PMOS transistor [0076] .Math..sub.p: mobility of PMOS transistor [0077] C.sub.ox: unit capacity of oxide film of PMOS transistor [0078] L: channel length of PMOS transistor [0079] W: channel width of PMOS transistor
[0080] A capability I.sub.2 of the current source CS2 connected to the drain of the transistor M4 is sufficiently larger than the current I.sub.4, and the relationship of the current I.sub.4 being much less than the capability I.sub.2 (I.sub.4<<I.sub.2) is established. The gate-source voltage Vgs.sub.4 of the transistor M4 is obtained by modifying the equation (3).
[0081] A gate-source voltage Vgs.sub.H of the high-side transistor MH is determined by the voltage Vgs.sub.4, and the bias current Ib also flows through the high-side transistor MH. From the equation (1), the bias current Ib flowing through the low-side transistor ML is determined by a size ratio W/L of the low-side transistor ML.
[0082]
[0083] When the intermediate signal Vb rises, the output current I.sub.OUT increases. The output current I.sub.OUT when the gate-source voltage Vgs.sub.L of the low-side transistor ML is maximized is referred to as a maximum sink current. As the output current I.sub.OUT increases, the current I.sub.3 flowing through the transistor M1 also increases. The current I.sub.3 is returned by the current mirror circuit including the transistors M2 and M3, to supply the current I.sub.4 to the transistor M4. The current source CS2 is connected to the drain of the transistor M4, but since the capability I.sub.2 of the current source CS2 is much less than the capability I.sub.1 of the current source CS1 (I.sub.2<<I.sub.1), a source voltage of the transistor M4 is the power supply voltage V.sub.DD. At this time, the gate-source voltage Vgs.sub.H of the high-side transistor MH becomes small, and the high-side transistor MH is substantially turned off to enter the sink mode.
[0084] The maximum sink current in this sink mode is also determined by the size ratio W/L of the low-side transistor ML, like the bias current Ib. That is, in the comparative technique, both the maximum sink current and the bias current Ib are determined according to the size ratio W/L of the low-side transistor ML. Therefore, if the maximum sink current is increased, the bias current is also increased, resulting in an increase in circuit area.
[0085] On the other hand, a maximum source current is determined by the size ratio W/L of the high-side transistor MH. That is, in the comparative technique, both the maximum source current and the bias current are determined according to a size ratio W/L of the high-side transistor MH. Therefore, if the maximum source current is increased, the bias current Ib is also increased, resulting in an increase in circuit area.
[0086] Hereinafter, a technique that achieves all of a large maximum sink current and/or maximum source current, a small circuit area, and/or a small bias current will be described.
First Embodiment
[0087]
[0088] The assist circuit 150A becomes active in a sink mode of the operational amplifier 100A and sinks an auxiliary current I.sub.AUX from the output terminal OUT. The assist circuit 150A includes a first transistor M11 and a drive circuit 152A.
[0089] The first transistor M11 is an NMOS transistor of the same type as the low-side transistor ML, and is connected in parallel with the low-side transistor ML.
[0090] The drive circuit 152A drives the first transistor M11 according to the gate voltage Vg.sub.L of the low-side transistor ML, that is, the intermediate signal Vb. Specifically, the drive circuit 152A turns off the first transistor M11 when the gate voltage Vg.sub.L of the low-side transistor ML is low, that is, when the gate-source voltage Vgs.sub.L of the low-side transistor ML is low. When the gate voltage Vg.sub.L increases, that is, when the gate-source voltage Vgs.sub.L of the low-side transistor ML increases, the drive circuit 152A turns on the first transistor M11 to increase a sink current using the first transistor M11.
[0091] For example, the drive circuit 152A includes a first current source CS11 and a second current source CS12. The first current source CS11 sources a first current I.sub.A corresponding to the gate voltage Vg.sub.L of the low-side transistor ML to a gate of the first transistor M11. The second current source CS12 sinks a second current I.sub.B from the gate of the first transistor M11.
[0092] The above is the configuration of the operational amplifier 100A. According to this operational amplifier 100A, the first current I.sub.A is larger than the second current I.sub.B (I.sub.A> I.sub.B), when the gate voltage Vg.sub.L of the low-side transistor ML rises to operate in the sink mode. As a result, a gate voltage Vg.sub.11 of the first transistor M11 increases to turn on the first transistor M11. At this time, the total current of a current flowing through the low-side transistor ML and a current (referred to as an auxiliary current) I.sub.AUX flowing through the first transistor M11 is sunk from the output terminal OUT. That is, the maximum sink current can be increased by adding the assist circuit 150A.
[0093] The first transistor M11 is turned on when operating in the sink mode, but in a state where the sink current is not so large and in a state where the first transistor M11 operates in the source mode, in other words, in a state where the gate voltage Vg.sub.L is lower than a certain voltage (e.g., Vm), the first transistor M11 is preferably turned off. This relationship can be designed by dependence between the gate voltage Vg.sub.L and the first current IA, and current amount of the second current I.sub.B.
[0094] It is assumed that the first current I.sub.A is expressed by Equation (5) as a function of the gate voltage Vg.sub.L (gate-source voltage Vgs.sub.L).
[0095] Preferably, the drive circuit 152A is designed such that a relationship of the first current I.sub.A being larger than the second current I.sub.B (I.sub.A>I.sub.B) is established when the gate voltage Vg.sub.L is larger than the certain voltage Vm (Vg.sub.L>Vm), and a relationship of the first current I.sub.A being less than the second current I.sub.B (I.sub.A<I.sub.B) is established when the gate voltage Vg.sub.L is less than the certain voltage Vm (Vg.sub.L<Vm). As a result, when the gate voltage Vg.sub.L drops, since the gate voltage Vg.sub.11 of the first transistor M11 drops, the first transistor M11 is turned off to decrease the auxiliary current I.sub.AUX to zero.
[0096]
[0097] The first current source CS11 includes a second transistor M12, a third transistor M13, and a current mirror circuit 154. The second transistor M12 includes a source connected to the ground line 104 and is biased to flow a constant current. Specifically, the second transistor M12 forms a current mirror circuit together with a transistor M19 and is biased to flow a current Ic corresponding to a reference current I.sub.REF flowing through a reference current source 156.
[0098] The third transistor M13 includes a gate connected to the gate of the low-side transistor ML, and a source connected to a drain of the second transistor M12. As a state of the third transistor M13 changes according to the gate voltage Vg.sub.L, a current I.sub.D flowing through the third transistor M13 changes. When the third transistor M13 is fully turned on, the current I.sub.D is substantially equal to the current I.sub.C (I.sub.D≒I.sub.C), and when the third transistor M13 is turned off, the current I.sub.D is substantially equal to zero (I.sub.D≒0).
[0099] The current mirror circuit 154 returns the current I.sub.D flowing through the third transistor M13 to source the returned current, as the first current I.sub.A, to the gate of the first transistor M11. The current mirror circuit 154 includes PMOS transistors M17 and M18.
[0100] The second current source CS12 includes a fourth transistor M14. The fourth transistor M14 includes a source connected to the ground line 104 and a drain connected to the gate of the first transistor M11, and is biased to flow the constant second current I.sub.B. Specifically, the fourth transistor M14 forms a current mirror circuit together with the transistor M19 and is biased to flow the current I.sub.B corresponding to the reference current I.sub.REF flowing through the reference current source 156.
[0101] It should be noted that the configuration of the first current source CS11 and the second current source CS12 shown in
Second Embodiment
[0102]
[0103] The clamp circuit 158 forcibly lowers the gate voltage Vg.sub.11 of the first transistor M11 in a state in which the gate voltage Vg.sub.L of the low-side transistor ML is low, that is, in a state (steady state or source mode) where the operational amplifier 100A does not operate in the sink mode, to set a gate-source voltage Vgs.sub.11 of the first transistor M11 to be lower than the threshold voltage V.sub.thn. For example, the clamp circuit 158 may be configured to shift the gate voltage Vg.sub.L by a predetermined voltage width ΔV to a low voltage side and apply it to the gate of the first transistor M11.
[0104] By adding the clamp circuit 158, since the gate-source voltage Vgs.sub.11 of the first transistor M11 is kept lower than the threshold voltage V.sub.thn in the state (steady state or source mode) in which the gate voltage Vg.sub.L is low, the auxiliary current I.sub.AUX flowing through the first transistor M11 can be cut off.
[0105] The gate voltage Vg.sub.11 of the first transistor M11 is a voltage across the second current source CS12. Therefore, by adding the clamp circuit 158, the voltage across the second current source CS12 is set to be lower than a minimum operation voltage of the second current source CS12 in the state (steady state or source mode) in which the gate voltage Vg.sub.L is low. Then, the second current I.sub.B can be made zero, further reducing the circuit current.
[0106]
[0107] The fifth transistor M15 and the sixth transistor M16 operate as a source follower circuit. When the gate voltage Vg.sub.L of the low-side transistor ML drops, a source voltage of the transistor M15, that is, the gate-source voltage Vgs.sub.11 of the first transistor M11, drops. As a result, the gate-source voltage Vgs.sub.11 of the first transistor M11 becomes smaller than the threshold voltage V.sub.thn, and the first transistor M11 can be turned off.
[0108]
[0109]
[0110] In the comparative technique, in the PMOS operating region, the gate voltage Vg.sub.L of the low-side transistor ML does not drop completely to zero and therefore, a small amount of current flows through the low-side transistor ML. In contrast, in the second embodiment, in the PMOS operating region, the gate voltage Vg.sub.L of the low-side transistor ML drops to zero. As a result, the low-side transistor ML is completely turned off, thereby reducing the current.
Third Embodiment
[0111]
[0112] The assist circuit 150C becomes active in a source mode of the operational amplifier 100C and sources an auxiliary current I.sub.AUX from the output terminal OUT. The assist circuit 150C includes a first transistor M21 and a drive circuit 152C. The assist circuit 150C includes a configuration in which the assist circuit 150A of
[0113] The first transistor M21 is a PMOS transistor of the same type as the high-side transistor MH, and is connected in parallel with the high-side transistor MH.
[0114] The drive circuit 152C drives the first transistor M21 according to a gate voltage Vg.sub.H of the high-side transistor MH. Specifically, the drive circuit 152C turns off the first transistor M21 when the gate voltage Vg.sub.H of the high-side transistor MH is high, that is, when the gate-source voltage Vgs.sub.H of the high-side transistor MH is low. When the gate voltage Vg.sub.H of the high-side transistor MH decreases, that is, when the gate-source voltage Vgs.sub.H of the high-side transistor MH increases, the drive circuit 152C turns on the first transistor M21 to increase a source current using the first transistor M21.
[0115] For example, the drive circuit 152C includes a first current source CS21 and a second current source CS22. The first current source CS21 sinks a first current I.sub.A according to the gate voltage Vg.sub.H of the high-side transistor MH from a gate of the first transistor M21. The first current I.sub.A has a positive correlation with the gate-source voltage Vgs.sub.H of the high-side transistor MH, and thus has a negative correlation with the gate voltage Vg.sub.H of the high-side transistor MH. The second current source CS22 sources a second current I.sub.B independent of the gate voltage Vg.sub.H to the gate of the first transistor M21.
[0116] The above is the configuration of the operational amplifier 100C. According to this operational amplifier 100C, the first current I.sub.A is larger than the second current I.sub.B (I.sub.A> I.sub.B), when the gate voltage Vg.sub.H of the high-side transistor MH drops to operate in the source mode. As a result, a gate voltage Vg.sub.21 of the first transistor M21 decreases to turn on the first transistor M21. At this time, the total current of a current flowing through the high-side transistor MH and a current I.sub.AUX (referred to as an auxiliary current) flowing through the first transistor M21 is sourced from the output terminal OUT. That is, the maximum source current can be increased by adding the assist circuit 150C.
[0117]
[0118] The first current source CS21 includes a second transistor M22, a third transistor M23, and a current mirror circuit 154. The second transistor M22 includes a source connected to the power supply line 102 and is biased to flow a constant current. Specifically, the second transistor M22 forms a current mirror circuit together with a transistor M29 and is biased to flow the current Ic corresponding to a reference current I.sub.REF flowing through a reference current source 156.
[0119] The third transistor M23 includes a gate connected to the gate of the high-side transistor MH and a source connected to a drain of the second transistor M22. As a state of the third transistor M23 changes according to the gate voltage Vg.sub.H, a current I.sub.D flowing through the third transistor M23 changes. When the third transistor M23 is fully turned on, the current I.sub.D is substantially equal to the current Ic (I.sub.D≒I.sub.C), and when the third transistor M23 is turned off, the current I.sub.D is substantially equal to zero (I.sub.D≒0).
[0120] The current mirror circuit 154 returns the current I.sub.D flowing through the third transistor M23 to source the returned current, as the first current I.sub.A, to the gate of the first transistor M21. The current mirror circuit 154 includes PMOS transistors M27 and M28.
[0121] The second current source CS22 includes a fourth transistor M24. The fourth transistor M24 includes a source connected to the power supply line 102 and a drain connected to the gate of the first transistor M21, and is biased to flow the constant second current I.sub.B. Specifically, the fourth transistor M24 forms a current mirror circuit together with the transistor M29 and is biased to flow the current I.sub.B corresponding to the reference current I.sub.REF flowing through the reference current source 156.
[0122] It should be noted that the configuration of the first current source CS21 and the second current source CS22 shown in
Fourth Embodiment
[0123]
[0124] The clamp circuit 158 forcibly raises the gate voltage Vg.sub.21 of the first transistor M21 in a state in which the gate voltage Vg.sub.H of the high-side transistor MH is high, that is, in a state (steady state or sink mode) where the operational amplifier 100D does not operate in the source mode, to set a gate-source voltage Vg.sub.21 of the first transistor M21 to be lower than the threshold voltage V.sub.thp.
[0125] For example, the clamp circuit 158 may be configured to shift the gate voltage Vg.sub.H by a predetermined voltage width ΔV to a high voltage side and apply it to the gate of the first transistor M21.
[0126] By adding the clamp circuit 158, since the gate-source voltage Vgs.sub.21 of the first transistor M21 is kept lower than the threshold voltage V.sub.thp in the state (steady state or sink mode) in which the gate voltage Vg.sub.H is high, the auxiliary current I.sub.AUX flowing through the first transistor M21 can be cut off.
[0127] The gate voltage Vg.sub.21 of the first transistor M21 is a voltage across the second current source CS22. Therefore, by adding the clamp circuit 158, the voltage across the second current source CS22 is set to be lower than a minimum operation voltage of the second current source CS22 in the state (steady state or sink mode) in which the gate voltage Vg.sub.H is high. Then, the second current I.sub.B can be made zero, thereby further reducing the circuit current.
[0128]
[0129] The fifth transistor M25 and the sixth transistor M26 operate as a source follower circuit. When the gate voltage Vg.sub.H of the high-side transistor MH drops, a source voltage of the transistor M25, that is, the gate-source voltage Vgs.sub.21 of the first transistor M21, drops. As a result, the gate-source voltage Vgs.sub.21 of the first transistor M21 becomes smaller than the threshold voltage V.sub.thp, and the first transistor M21 can be turned off.
[0130]
[0131]
[0132] In the comparative technique, in the NMOS operation region where the output current I.sub.OUT is negative, the gate voltage Vg.sub.H of the high-side transistor MH rises only to about 1.6 to 1.8 V, and the gate-source voltage Vgs.sub.H of the high-side transistor MH is about 1 V. Therefore, a small amount of current flows through the high-side transistor MH. In contrast, in the fourth embodiment, in the NMOS operation region, the gate voltage Vg.sub.H of the high-side transistor MH rises to near the power supply voltage V.sub.DD. As a result, the high-side transistor MH is completely turned off, thereby reducing the current.
Fifth Embodiment
[0133]
[0134] A differential input stage 110E includes a differential transistor pair M31 and M32, a tail current source CS31, and a folded cascode amplifier circuit 112E. The folded cascode amplifier circuit 112E is an active load of the differential transistor pair M31 and M32 and includes transistors M41 to M49, voltage sources VS41 and VS42, and a current source CS41.
[0135]
[0136] On the other hand, in the fifth embodiment, by adding the assist circuit 150B, load regulation can be improved in a state where the source current is large. Further, by adding the assist circuit 150D, load regulation can be improved in a state where the sink current is large.
[0137]
Sixth Embodiment
[0138]
[0139] The differential input stage 110F includes the differential transistor pair M31 and M32, the tail current source CS31, and a folded cascode amplifier circuit 112F. The folded cascode amplifier circuit 112F includes transistors M51 to M63 and voltage sources VS51 to VS54. The differential input stage 110F supplies two intermediate signals Vb1 and Vb2 according to an input voltage to the amplification stage 130F.
[0140] The amplification stage 130F includes the high-side transistor MH, the low-side transistor ML, capacitors C71 and C72, and resistors R71 and R72.
[0141] It should be noted that the above-described embodiments are examples, and it should be understood by those skilled in the art that various modifications are possible in combinations of components and processing processes. Such modifications will be described below.
First Modification
[0142] The configuration of the differential input stage 110 or the amplification stage 130 is not particularly limited. For example, although
Second Modification
[0143] The configuration of the amplification stage 130 is also not limited to those shown in
Third Modification
[0144] In the configurations of
Fourth Modification
[0145] In the configurations of
Fifth Modification
[0146] In the configurations of
Sixth Modification
[0147] In the configurations of
[0148] According to the present disclosure in some embodiments, it is possible to provide an operational amplifier capable of achieving both low current consumption and high output current.
[0149] The embodiments merely shows the principle and application of the present disclosure, and many modifications and changes in arrangement are recognized in the embodiments without departing from the spirit of the present disclosure defined in the claims.
[0150] While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the disclosures. Indeed, the embodiments described herein may be embodied in a variety of other forms. Furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the disclosures. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosures.