LDMOS FINFET DEVICE
20170365603 · 2017-12-21
Inventors
Cpc classification
H01L29/0653
ELECTRICITY
H01L29/4966
ELECTRICITY
H01L29/66545
ELECTRICITY
H01L29/517
ELECTRICITY
H01L29/66689
ELECTRICITY
H01L21/823821
ELECTRICITY
H01L29/66659
ELECTRICITY
H01L27/0207
ELECTRICITY
H01L29/7835
ELECTRICITY
H01L29/785
ELECTRICITY
H01L21/823828
ELECTRICITY
H01L29/4983
ELECTRICITY
H01L27/0924
ELECTRICITY
H01L29/513
ELECTRICITY
International classification
H01L29/49
ELECTRICITY
H01L27/02
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A method of manufacturing a semiconductor device is provided. The semiconductor device includes a semiconductor substrate, first and second fins on the semiconductor substrate and separated by a trench. The first fin includes a first portion having a first conductivity type and a second portion having a second conductivity type different from the first conductivity type, the first and second portions are adjacent to each other, and the second portion connected to the second fin through the semiconductor substrate. The semiconductor device also includes a gate structure on the first and second portions and including a gate insulator layer on the first and second portions, a gate on a portion of the gate insulator layer on the first portion, and a dummy gate on the second portion and including an insulating layer or an undoped semiconductor layer and adjacent to the gate.
Claims
1. A semiconductor device, comprising: a semiconductor substrate; first and second fins on the semiconductor substrate and separated by a trench, the first fin comprising a first portion including a first conductivity type and a second portion including a second conductivity type different from the first conductivity type, the first and second portions adjacent to each other, the second portion connected to the second fin through the semiconductor substrate; a gate structure on the first and second portions, the gate structure comprising: a gate insulator layer on the first and second portions; a gate on a portion of the gate insulator layer on the first portion; and a dummy gate on the second portion and comprising an insulating layer or an undoped semiconductor layer, the dummy gate being adjacent to the gate.
2. The semiconductor device of claim 1, wherein the dummy gate comprises undoped polycrystalline or amorphous silicon.
3. The semiconductor device of claim 1, wherein a lateral distance between the dummy gate and a closest edge of the first portion is in a range between 0 nm and 100 nm.
4. The semiconductor device of claim 1, wherein the first portion has an upper surface that is flush with an upper surface of the second portion.
5. The semiconductor device of claim 1, wherein the semiconductor substrate comprises a first region having the first conductivity type and a second region having the second conductivity type, the first fin is on the first region, and the second fin is on the second region.
6. The semiconductor device of claim 5, wherein the first fin further comprises a third portion having the first conductivity type on the first region, the third portion being adjacent to the first portion and having an upper surface lower than upper surface of the first portion, the gate insulator layer on a portion of the third portion, and the gate on a portion of the gate insulator layer on the third portion.
7. The semiconductor device of claim 6, further comprising a first insulator layer filling at least a portion of the trench, wherein the gate structure has a first end on the third portion and a second end on the first insulator layer.
8. The semiconductor device of claim 7, wherein the gate structure further comprises a hard mask layer having a first portion on a side surface of the gate on the third portion and a second portion on a side surface of the dummy gate on the first insulator layer.
9. The semiconductor device of claim 8, further comprising a source on the third portion and a drain on the second fin, wherein the first portion of the hardmask layer is disposed between the source and the gate and the second portion of the hardmask layer is disposed between the drain and the dummy gate.
10. The semiconductor device of claim 1, wherein the gate comprises a work function adjusting layer on a portion of the gate insulator layer and a conductive material layer on the work function adjusting layer.
11. The semiconductor device of claim 10, wherein the first conductivity type is P-type, the second conductivity type is N-type, the work function adjusting layer is an N-type work function adjusting layer; or the first conductivity type is N-type, the second conductivity type is P-type, the work function adjusting layer is a P-type work function adjusting layer.
12. The semiconductor device of claim 11, wherein the N-type work function adjusting layer comprises a titanium aluminum alloy; the P-type work function adjusting layer comprises titanium nitrite or tantalum nitride.
13. The semiconductor device of claim 9, further comprising an interlayer dielectric layer surrounding the gate structure and covering the source and drain.
14. A method of manufacturing a semiconductor, the method comprising: providing a semiconductor structure comprising a semiconductor substrate, first and second fins on the semiconductor substrate and separated by a trench, the first fin comprising a first portion including a first conductivity type and a second portion including a second conductivity type different from the first conductivity type, the first and second portions adjacent to each other, the second portion connected to the second fin through the semiconductor substrate; forming a dummy gate structure on the first and second portions, the dummy gate structure comprising a gate insulator layer on the first portion and the second portion, a dummy gate on the gate insulator layer, and a hardmask layer on the dummy gate; forming an interlayer dielectric layer on the semiconductor structure; planarizing the interlayer dielectric layer and the hardmask layer to expose the dummy gate; removing a portion of the dummy gate on the first portion to expose a portion of the gate insulator layer while retaining a portion of the dummy gate on the second portion; and forming a gate on the exposed portion of the gate insulator layer, wherein the gate is adjacent to the retained portion of the dummy gate.
15. The method of claim 14, wherein the first fin further comprises a third portion having the first conductivity type adjacent to the first portion and having an upper surface lower than an upper surface of the first portion, and forming the dummy gate comprises forming the gate insulator layer on the third portion, and the dummy gate is formed on a portion of the gate insulator layer on the third portion.
16. The method of claim 15, wherein removing the portion of the dummy gate comprises removing a portion of the dummy gate on the third portion.
17. The method of claim 15, prior to forming the interlayer dielectric layer, further comprising forming a source on a portion of the third portion that is not covered by the dummy gate structure and a drain on the second fin.
18. The method of claim 15, further comprising filling at least a portion of the trench with a first insulating layer, wherein the dummy gate structure comprises a first end on the third portion and a second end on the first insulating layer.
19. The method of claim 14, wherein removing the portion of the dummy gate on the first portion comprises: forming a patterned first mask layer on a portion of the interlayer dielectric layer and the dummy gate exposing a portion of the dummy gate on the first portion; removing the exposed portion of the dummy gate using the patterned first mask layer as a mask; and removing the first mask layer.
20. The method of claim 14, wherein forming the gate comprises: forming a work function adjusting layer on the interlayer dielectric layer, a portion of an inner wall of the hardmask layer, a portion of the gate insulator layer, and a portion of the dummy gate on the second portion; forming a conductive material layer on the work function adjusting layer; and planarizing the conductive material layer to expose a surface of the interlayer dielectric layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
DETAILED DESCRIPTION OF THE INVENTION
[0041] Embodiments of the present invention now will be described more fully hereinafter with reference to the accompanying drawings. The invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. The features may not be drawn to scale, some details may be exaggerated relative to other elements for clarity. Like numbers refer to like elements throughout.
[0042] It will be understood that when an element such as a layer, region or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
[0043] Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “lateral” or “vertical” may be used herein to describe a relationship of one element, layer or region to another element, layer or region as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures.
[0044] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises”, “comprising”, “includes”, and/or “including” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
[0045] Embodiments of the invention are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. The thickness of layers and regions in the drawings may be enlarged relative to other layers and regions for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
[0046] Embodiments of the present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein.
[0047] The present inventors discovered that, in a conventional LDMOS device, a portion of a gate oxide and a portion of a metal gate are disposed on a shallow trench isolation (STI) region, the portion of the gate oxide on the STI region is also disposed between the metal gate and a drift region. During operation, the voltage difference between the metal gate and the drift region would tend to cause breakdown (puncture) to that portion of the gate oxide, limiting the source and drain breakdown performance of the LDMOS (especially LDNMOS) device.
[0048]
[0049] Referring to
[0050] At S101: providing a semiconductor structure. The semiconductor structure includes a semiconductor substrate, a first fin and a second fin on the semiconductor substrate and separated by a trench. The first fin includes at least a first portion having a first conductivity type and a second portion having a second conductivity type that is different from the first conductivity type. The first and second portions are laterally adjacent to each other (first and second portions are abutting each other in the lateral direction). The second portion is connected to the second fin through the semiconductor substrate.
[0051]
[0052] In one embodiment, referring to
[0053] In one embodiment, referring to
[0054] In one embodiment, still referring to
[0055] Referring back to
[0056]
[0057] In one embodiment, gate insulator layer 351 may include a silicon dioxide layer on first portion 221 and second portion 222. In another embodiment, gate insulator layer 351 may include a silicon dioxide layer on first portion 221 and second portion 222 and a high-k dielectric layer on the silicon dioxide layer. The high-k dielectric layer may extend onto first insulator layer 241 that is disposed between first fin 220 and second fin 230. In an example embodiment, the high-k dielectric layer may include hafnium oxide (HfO.sub.2), zirconium dioxide, or titanium dioxide.
[0058] It should be noted that, herein, although gate insulator layer 351 shown in
[0059] In one embodiment, at S102, referring to
[0060] Referring back to
[0061]
[0062] In one embodiment, before forming interlayer dielectric layer 570, the method may also include forming a source 461 on a surface portion of third portion 223 that has not been covered by dummy gate structure 350 and a drain 462 on second fin 230. After the formation of the interlayer dielectric layer, interlayer dielectric layer 570 may cover source 461 and drain 462, as shown in
[0063] Referring back to
[0064]
[0065] Referring back to
[0066]
[0067]
[0068] The process S105 will be described in detail below with reference to
[0069] In one embodiment, the process S105 may include forming a patterned first mask layer (e.g., photoresist) 660 on interlayer dielectric layer 570 and a portion of dummy gate 352 while exposing a portion of dummy gate 352 on first portion 221, as shown in
[0070] In one embodiment, the process S105 may also include removing the exposed portion of dummy gate 352 using patterned first mask layer 660 as a mask, as shown in
[0071] In one embodiment, the process S105 may further include removing patterned first mask layer 660 to form the structure as shown in
[0072] Referring back to
[0073]
[0074] In one embodiment, gate 880 may include a work function adjusting layer 881 disposed on an exposed portion of gate insulator layer 351 and a conductive material layer 882 on work function adjusting layer 881. The conductive material layer may include a metal such as tungsten.
[0075] In one embodiment, the first conductivity type is P-type, and the second conductivity type is N-type. Work function adjusting layer 881 is an N-type work function adjusting layer. For example, the N-type work function adjusting layer may include titanium aluminum alloy (TiAl). In another embodiment, the first conductivity type is N-type, and the second conductivity type is P-type. Work function adjusting layer 881 is a P-type work function adjusting layer. For example, the P-type work function adjusting layer may include titanium nitrite (TiN) or tantalum nitride (TaN).
[0076] The process S106 will be described in detail below with reference to
[0077] In one embodiment, the process S106 may include forming work function adjusting layer 881 using a deposition process on interlayer dielectric layer 570, on a portion of an inner wall of hardmask layer 353, a portion of gate insulator layer 351, and a portion of dummy gate on second portion 222, as shown in
[0078] In one embodiment, the process S106 may also include forming a conductive material layer 882′ on work function adjusting layer 881 using a deposition process, as shown in
[0079] In one embodiment, the process S106 may further include planarizing (e.g., chemical mechanical polishing) conductive material layer 881′ until a surface of interlayer dielectric layer 570 is exposed, as shown in
[0080] Thus, the above described steps provide a method of manufacturing a semiconductor device according to some embodiments of the present invention. Referring to
[0081] The semiconductor device may also include a gate structure 990 on first portion 221 and second portion 222. Gate structure 990 may include a gate insulator layer 351 on at least a portion of first portion 221 and second portion 222, a gate 880 on at least a portion of gate insulator layer 351 on first portion 221, and a dummy gate 352 on a portion of gate insulator layer 351 on second portion 222. Dummy gate 352 is adjacent to gate 880. Dummy gate 352 may include an insulating layer or an undoped semiconductor layer. For example, dummy gate 352 may include undoped polysilicon or amorphous silicon. In a preferred embodiment, the dummy gate may include undoped amorphous silicon.
[0082] In the embodiment, the first portion is disposed in a diffusion region, the second portion is disposed in a drift region. The gate is formed on the first portion, the dummy gate is formed on the second portion. Due to the insulation of the dummy gate, the portion of the gate insulator layer on first insulator layer 241 and between second portion 222 and dummy gate 352 ca be made to be less likely to be punctured, so that the breakdown possibility of the gate insulator layer can be reduced, and the device reliability can be improved.
[0083] In one embodiment, the lateral distance between dummy gate 353 and the closest edge of first portion 221 is in the range between 0 nm and 100 nm, e.g., 20 nm, 30 nm, 50 nm, etc.
[0084] In one embodiment, referring to
[0085] In one embodiment, referring to
[0086] In one embodiment, referring to
[0087] In one embodiment, referring to
[0088] In one embodiment, referring to
[0089] In one embodiment, referring to
[0090] In one embodiment, the first conductivity type is P-type, and the second conductivity type is N-type. The work function adjusting layer is an N-type work function adjusting layer. In an example embodiment, the work function adjusting layer may include titanium aluminum alloy (TiAl).
[0091] In another embodiment, the first conductivity type is N-type, and the second conductivity type is P-type. The work function adjusting layer is a P-type work function adjusting layer. In an example embodiment, the work function adjusting layer may include titanium nitrite (TiN) or tantalum nitride (TaN).
[0092] In one embodiment, referring to
[0093] In some embodiments of the present invention, first region 211 of the first conductivity type, first portion 221 and third portion 223 may serve as a diffusion region of the semiconductor device, a second portion 222 of the second conductivity type and second fin 230 may serve as a drift region of the semiconductor device. The gate is formed on first portion 221 and third portion 223, the dummy gate is formed on second portion 222. The dummy gate may be an insulating layer or an undoped semiconductor layer and may serve as an insulation, so that puncture damage in portions of the gate insulator layer on first insulator layer 241 and between second portion 222 and dummy gate 352 can be prevented, and reduce gate insulator layer breakdown to further improve the device reliability.
[0094] Thus, embodiments of the present invention provide detailed description of a method of manufacturing a semiconductor device and a semiconductor device manufactured using the described method. In the description, numerous specific details such as formation of fins, source, drain, trenches, and the like have not been described in detail in order not to obscure the embodiments of the invention.
[0095] References in the specification to “one embodiment”, “an embodiment”, “an example embodiment” “some embodiments”, etc., indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is submitted that it is within the knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
[0096] It is to be understood that the above described embodiments are intended to be illustrative and not restrictive. Many embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined not with reference to the above description, but instead should be determined with reference to the appended claims along with their full scope of equivalents.