GROUND DISCONTINUITIES FOR THERMAL ISOLATION
20230199936 · 2023-06-22
Inventors
- Trevor Timpane (Rochester, MN, US)
- Layne A. Berge (Rochester, MN, US)
- Patryk Gumann (Tarrytown, NY, US)
- Sean Hart (Tarrytown, NY, US)
- Curtis Eugene Larsen (Eden Valley, MN, US)
- Michael Good (Fountain, MN, US)
Cpc classification
H05K3/32
ELECTRICITY
H05K1/0225
ELECTRICITY
H10N69/00
ELECTRICITY
H05K1/0201
ELECTRICITY
H05K1/115
ELECTRICITY
H05K1/023
ELECTRICITY
H05K3/02
ELECTRICITY
G06N10/40
PHYSICS
G06N10/00
PHYSICS
H05K1/18
ELECTRICITY
H05K2201/062
ELECTRICITY
H05K1/09
ELECTRICITY
International classification
G06N10/00
PHYSICS
H05K1/09
ELECTRICITY
H05K1/18
ELECTRICITY
H05K3/02
ELECTRICITY
H05K3/32
ELECTRICITY
Abstract
A quantum mechanical circuit includes a substrate; a first electrical conductor and a second electrical conductor provided on the substrate and spaced apart to provide a gap therebetween; and a third electrical conductor to electrically connect the first electrical conductor and the second electrical conductor. The third electrical conductor is a poor thermal conductor.
Claims
1. A quantum mechanical circuit comprising: a substrate; and a first electrical conductor and a second electrical conductor provided on the substrate and spaced apart to provide a gap therebetween, wherein the first electrical conductor and the second electrical conductor are electrically decoupled by providing the gap between the first electrical conductor and the second electrical conductor within the substrate.
2. The quantum mechanical circuit according to claim 1, further comprising a third electrical conductor that comprises at least one of Copper-Nickel (CuNi) or stainless steel.
3. The quantum mechanical circuit according to claim 2, wherein CuNi has an electrical resistivity that is approximately 3.8×10−8 .Qm at ambient temperature and a thermal conductivity that is between about 25 W/m° K and 40 W/m° K.
4. The quantum mechanical circuit according to claim 1, wherein the first and second electrical conductors comprise copper (Cu).
5. The quantum mechanical circuit according to claim 2, wherein the first, second and third electrical conductor are configured to transmit a radiofrequency electrical current.
6. The quantum mechanical circuit of claim 2, wherein the third electrical conductor is coupled to the substrate using fasteners.
7. The quantum mechanical circuit according to claim 6, wherein the fasteners comprise brass.
8. The quantum mechanical circuit according to claim 1, wherein the first and second electrical conductors are connected to electrical ground.
9. The quantum mechanical circuit according to claim 1, further comprising attenuator chips electrically coupled the first and second electrical conductors.
10. A superconducting quantum mechanical computer comprising: a refrigeration system comprising a temperature-controlled vessel; a quantum processor disposed within the temperature-controlled vessel, the quantum processor comprising a plurality of qubits; and a superconducting circuit disposed inside the temperature-controlled vessel, the superconducting circuit comprising: a substrate; and a first electrical conductor and a second electrical conductor provided on the substrate and spaced apart to provide a gap therebetween, wherein the first electrical conductor and the second electrical conductor are electrically decoupled by providing the gap between the first electrical conductor and the second electrical conductor within the substrate.
11. The superconducting quantum mechanical computer according to claim 10, wherein the third electrical conductor comprises at least one of Copper-Nickel (CuNi) or stainless steel.
12. The superconducting quantum mechanical computer according to claim 11, wherein CuNi has an electrical resistivity that is approximately 3.8×10−8 Qm at ambient temperature and a thermal conductivity that is between about 25 W/m° K and 40 W/m° K.
13. The superconducting quantum mechanical computer according to claim 10, wherein the first and second electric conductors comprise copper (Cu).
14. The superconducting quantum mechanical computer according to claim 11, wherein the first, second and third electrical conductor are configured to transmit a radiofrequency electrical current.
15. The superconducting quantum mechanical computer according to claim 11, wherein the third electrical conductor is coupled to the substrate using fasteners.
16. The superconducting quantum mechanical computer according to claim 11, wherein the first and second electrical conductors are connected to electrical ground.
17. The superconducting quantum mechanical computer according to claim 11, further comprising attenuator chips electrically coupled to the first and second electrical conductors.
18. A method of manufacturing a quantum mechanical circuit comprising: providing a substrate having a top face and a bottom face; forming a conductive layer on at least one of the top face and bottom face of the substrate; and forming conductor lines in a selected pattern on the substrate by removing portions of the conductive layer, the conductor lines including a first electrical conductor and a second electrical conductor on the substrate, the first electrical conductor and the second electrical conductor being spaced apart and separated by a gap therebetween, wherein the first electrical conductor and the second electrical conductor are electrically decoupled by providing the gap between the first electrical conductor and the second electrical conductor within the substrate.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] The present disclosure, as well as the methods of operation and functions of the related elements of structure and the combination of parts and economies of manufacture, will become more apparent upon consideration of the following description and the appended claims with reference to the accompanying drawings, all of which form a part of this specification, wherein like reference numerals designate corresponding parts in the various figures. It is to be expressly understood, however, that the drawings are for the purpose of illustration and description only and are not intended as a definition of the limits of the invention.
[0010]
[0011]
[0012]
[0013]
[0014]
DETAILED DESCRIPTION
[0015]
[0016]
[0017] In an embodiment, the first electrical conductor 104 and the second electrical conductor 106 include copper (Cu). A material of the third electrical conductor 108 is different from a material of the first electrical conductor 104 and a material of the second electrical conductor 106. In an embodiment, the material of the first electrical conductor 104 and the material of the second electrical conductor 106 can be substantially the same. For example, both the material of the first electrical conductor 104 and the material of the second electrical conductor 106 can be essentially copper (Cu) while the material of the third electrical conductor 108 is essentially CuNi and/or stainless steel. In an embodiment, the substrate 102 is an electrically non-conductive (electrically insulating) material such as silicon (Si), sapphire (Al.sub.2O.sub.3), printed circuit board material (e.g., FR-4 (woven glass and epoxy) or other laminate board, fiberglass), or a polymer (e.g., a polyimide), for example.
[0018] In an embodiment, the third electrical conductor 108 is coupled to the substrate 102 using fasteners 110. In an embodiment, the fasteners 110 include brass fasteners, for example. However, other types of fasteners can also be used. In addition, in another embodiment, the third electrical conductor 108 can also be coupled to the substrate 102 using other means, such as by using an adhesive.
[0019] In an embodiment, the first electrical conductor 104, the second electrical conductor 106 and the third electrical conductor 108 are configured to transmit a radiofrequency (RF) electrical current. In an embodiment, the first electrical conductor 104 and the second electrical conductor 106 are connected to electrical ground potential.
[0020] In an embodiment, the first electrical conductor 104 and the second electrical conductor 106 are electrically decoupled by providing a discontinuity, a gap or a channel 112 between the first electrical conductor 104 and the second electrical conductor 106 within the substrate 102. The first electrical conductor 104 and the second electrical conductor 106 are spaced apart to provide the gap 112 therebetween.
[0021]
[0022] Furthermore, as shown in
[0023] Therefore, as it can be appreciated from the above paragraphs, in some embodiments of the present invention, the problem of thermal isolation can be addressed by splitting the ground plane. The ground plane corresponds to the first electrical conductor 104 and the second electrical conductor 106 both connected to electrical ground potential. The splitting in the ground plane thus corresponds to the gap or discontinuity or channel 112 provided between the first electrical conductor 104 ad the second electrical conductor 106. While the gap or channel 112 provides good thermal isolation, this may cause many issues with the return current path. As a result, the third electrical conductor 108 is provided to electrically connect the first electrical conductor 104 and the second electrical conductor 106. However, to provide thermal isolation between the first electrical conductor 104 and the second electrical conductor 106 (in the ground plane in this example), the third electrical conductor 108 is selected as being a poor thermal conductor such as CuNi alloy or Stainless steel, for example. CuNi is relatively a good electrical conductor but a poor thermal conductor.
[0024]
[0025]
1. providing the substrate 102 (e.g., silicon, polymer, laminate board, fiberglass, etc.) having a top face and a bottom face, at S100;
2. forming a conductive layer (e.g., copper layer) on at least one of the top face and bottom face of the substrate, at S102;
3. forming conductor lines in a selected pattern on the substrate 102 by removing portions of the conductive layer, the conductor lines including first electrical conductor 104 and second electrical conductor 106 on the substrate 102, the first electrical 104 and second electrical conductor 106 being spaced apart and separated by a gap therebetween, at S104; and
4. electrically connecting the first electrical conductor 104 and the second electrical conductor 106 using a third electrical conductor 108 (shown in
[0026] The method further includes, before forming the conductor lines in the selected pattern on the substrate 102:
5. applying a photoresist layer on the conductive layer;
6. applying a light absorbing material on the photoresist layer in the selected pattern so as to cover portions of the photoresist layer corresponding to the selected pattern;
7. irradiating the photoresist layer with electromagnetic radiation (e.g., ultraviolet radiation) to harden areas of the photoresist layer that are not covered by the light absorbing material;
8. removing areas of the photoresist layer corresponding to the covered portions of the photoresist layer that are not hardened by the electromagnetic radiation to expose portions of the conductive layer;
9. etching away the exposed portions of the conductive layer while not etching portions of the conductive layer under the hardened areas of the photoresist;
10. removing the hardened areas of the photoresist layer to expose portions of the conductive layer that are not etched, the portions of the conductive layer not etched corresponding to the selected pattern to form the conductor lines; and
11. forming vias within the substrate at selected locations within the substrate.
[0027] The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.