Platform Supports the Shortest Electrical Connection between Two QSFP DD Transceivers
20230199950 · 2023-06-22
Inventors
Cpc classification
H05K2201/09409
ELECTRICITY
H05K2201/10545
ELECTRICITY
H05K1/117
ELECTRICITY
International classification
Abstract
Two QSFP-DD transceivers' footprints are placed on the opposite sides of a PCB board. The two footprints are aligned in a special way and the connections among the pads of the two footprints are also specially defined. Based on that, the pads of the two footprints are connected through PCB traces and VIA. Two QSFP-DD electrical connectors are soldered onto the two footprints. So the high-speed signals from two QSFP-DD transceivers are directly connected in the shortest way when the two transceivers are plugged into the two QSFP-DD connectors.
Claims
1. QSFP-DD electrical Connector A's footprint Footprint A and QSFP-DD electrical Connector B's footprint Footprint B, which are individually placed on the top and the bottom of a PCB board are aligned in the way that by perpendicularly looking at the PCB board with transparent view, all adjacent pads are lined up and spaced evenly.
2. The QSFP-DD Connector A as in claim 1 and the QSFP-DD Connector B as in claim 1 are compliance with QSFP-DD connector in QSFP-DD Hardware Rev 5.1.
3. The QSFP-DD electrical connector “footprint” as in claim 1 is the synonym of Host PCB Mechanical “layout” in QSFP-DD Hardware Rev 5.1.
4. The QSFP-DD electrical Connector A's footprints' pads as in claim 1 and QSFP-DD electrical Connector B's footprint Footprint B's footprints' pads as in claim 1 are the synonym of the Host PCB pin in QSFP-DD Hardware Rev 5.1.
5. The connections of the pads of Footprint A as in claim 1 and Footprint B as in claim 1 are defined as the followings: Footprint A's pad 2 is connected to Footprint B's pad 18, Footprint A's pad 3 is connected to Footprint B's pad 17, Footprint A's pad 5 is connected to Footprint B's pad 15, Footprint A's pad 6 is connected to Footprint B's pad 14, Footprint A's pad 14 is connected to Footprint B's pad 6, Footprint A's pad 15 is connected to Footprint B's pad 5, Footprint A's pad 17 is connected to Footprint B's pad 3, Footprint A's pad 18 is connected to Footprint B's pad 2; Footprint A's pad 21 is connected to Footprint B's pad 37, Footprint A's pad 22 is connected to Footprint B's pad 36, Footprint A's pad 24 is connected to Footprint B's pad 34, Footprint A's pad 25 is connected to Footprint B's pad 33, Footprint A's pad 33 is connected to Footprint B's pad 25, Footprint A's pad 34 is connected to Footprint B's pad 24, Footprint A's pad 36 is connected to Footprint B's pad 22, Footprint A's pad 37 is connected to Footprint B's pad 21; Footprint A's pad 40 is connected to Footprint B's pad 56, Footprint A's pad 41 is connected to Footprint B's pad 55, Footprint A's pad 43 is connected to Footprint B's pad 53, Footprint A's pad 44 is connected to Footprint B's pad 52, Footprint A's pad 52 is connected to Footprint B's pad 44, Footprint A's pad 53 is connected to Footprint B's pad 43, Footprint A's pad 55 is connected to Footprint B's pad 41, Footprint A's pad 56 is connected to Footprint B's pad 40; Footprint A's pad 59 is connected to Footprint B's pad 75, Footprint A's pad 60 is connected to Footprint B's pad 74, Footprint A's pad 62 is connected to Footprint B's pad 72, Footprint A's pad 63 is connected to Footprint B's pad 71, Footprint A's pad 71 is connected to Footprint B's pad 63, Footprint A's pad 72 is connected to Footprint B's pad 62, Footprint A's pad 74 is connected to Footprint B's pad 60, Footprint A's pad 75 is connected to Footprint B's pad 59.
6. Any two mated pads as in claim 5, which are on the opposite sides of the PCB board (in claim 1) are connected through a certain length (adjustable) PCB traces and at least one metal plated through hole VIA.
7. The length of the PCB traces (in claim 6) can be adjusted to short or long as they need in order to achieve a certain high-speed signal performance.
8. The dimensions of the pads as in claim 1 and the spaces between the pads as in claim 1 can be offset to those in QSFP-DD Hardware Rev 5.1.
9. The platform that QSFP-DD electrical connector Connector A and QSFP-DD electrical connector Connector B are soldered on the Footprint A as in claim 1 and Footprint B as in claim 1 provides the direct connections for QSFP-DD transceivers I and QSFP-DD transceiver II, which are individually plugged in Connector A and Connector B.
10. One of the two QSFP-DD transceivers as in claim 9 does not have to be compliance with QSFP-DD Hardware Rev 5.1, and can be a Form Factor Pluggable BER (Bit Error Rate) tester, FEC (Forward Error Correction) tester or DCA (Digital Communication Analyzer).
11. Extra pads can be added to the two footprints as in claim 1 as long as they still include all or partial the pads as in claim 5 and also keep the same connections' relationship as in claim 5.
12. The platform as in claim 8 can be modified and be applied to OSFP, OSFP-XD, CFP2, CFP4, QSFP, SFP and SFP-DD form factor pluggable transceivers.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] 1.
[0006] 2.
[0007] 3.
[0008] 4.
[0009] 5.
[0010] 6.
[0011] 7.
[0012] 8.
[0013] 9.
[0014] 10. Table 1 is a table showing the pin assignments of high-speed signals and GND signals of the QSFP-DD electrical connector's footprint placed on top of a PCB board.
[0015] 11. Table 2 is a table showing the pin assignments of high-speed signals and GND signals of the QSFP-DD electrical connector's footprint placed on bottom of a PCB board.
[0016] 12. Table 3 is a table showing the connections of the pads coming from two QSFP-DD connectors footprints placed on the opposite sides of a PCB board.
DESCRIPTION OF THE EMBODIMENT
[0017] 1. QSFP-DD electrical connector's PCB footprint on the top side of a PCB board is shown in
[0018] 2. The Connector's PCB footprint's some soldering pads are defined as high-speed signals and GND signals, and the pads' pin assignments are shown in Table 1. The numbers in the Table 1 are corresponding to the footprint's pads' numbers and stand for the physical locations of the soldering pads as shown in
[0019] 3. QSFP-DD connector's PCB footprint on the bottom side of a PCB board is shown in
[0020] 4. The Connector's PCB footprint's some soldering pads are defined as high-speed signals and GND signals, and the pads' pin assignments are shown in Table 2. The numbers in the Table 2 are corresponding to the footprint's pads' numbers and stand for the physical locations of the soldering pads as shown in
[0021] 5. As shown in
[0022] 6. As shown in
[0055] 7. As shown in
[0056] 8. QSFP-DD electrical Connector A's footprint Footprint A is placed on the top of a PCB board as shown in
[0057] 9. As shown in
[0058] 10. As shown in
[0059] 11. As shown in
[0060] 12. As shown in