Gate driving circuit and display device
09842531 · 2017-12-12
Assignee
Inventors
Cpc classification
G09G2310/0213
PHYSICS
G09G3/2085
PHYSICS
G09G3/2092
PHYSICS
G09G3/20
PHYSICS
G09G2310/08
PHYSICS
G11C19/00
PHYSICS
G06F1/04
PHYSICS
G09G2310/0286
PHYSICS
International classification
G06F1/04
PHYSICS
G11C19/00
PHYSICS
G09G3/20
PHYSICS
Abstract
The invention discloses a gate driving circuit and a display device. The gate driving circuit includes first to eighth dock signal lines and first to N.sup.th stage first shift registers, where N is an integer greater than or equal to 9. The first to eighth clock signal lines are configured to provide first to eighth clock signals, respectively. The i.sup.th stage first shift register is coupled to one of the first to eighth clock signal lines and receives one of the first to eighth clock signals, a first input signal and a second input signal and outputs an i.sup.th stage first output signal, where i is any integer from 1 to N.
Claims
1. A gate driving circuit, comprising: first to eighth clock signal lines configured to provide first to eighth clock signals, respectively; and first 1.sup.st to N.sup.th stage shift registers, wherein the first i.sup.th stage shift register of the first shift registers is coupled to one of the first to eighth clock signal lines, and the first i.sup.th stage shift register receives one of the first to eighth clock signals, a first input signal and a second input signal and outputs a first i.sup.th stage output signal; wherein, when i is any integer from 5 to (N−4), the first input signal is a first (i−4).sup.th stage output signal outputted by the first (i−4).sup.th stage shift register, and the second input signal is a first (i+4).sup.th stage output signal outputted by the first (i+4).sup.th stage shift register; wherein N is an integer greater than or equal to 9, and i is any integer from 1 to N.
2. The gate driving circuit of claim 1, wherein, when i is any integer from 1 to 4, the first input signal is a starting signal, and the second input signal is a first (i+4).sup.th stage output signal outputted by the first (i+4).sup.th stage shift register.
3. The gate driving circuit of claim 1, wherein, when i is any integer from (N−3) to N, the first input signal is a first (i−4).sup.th stage output signal outputted by the first (i−4).sup.th stage shift register, and the second input signal is an ending signal.
4. The gate driving circuit of claim 1, wherein the first to eighth clock signals have substantially the same clock period, a high level duration and a low level duration in the clock period are substantially the same, and the (j+1).sup.th clock signal of the first to eighth clock signals lags the j.sup.th clock signal of the clock signals by substantially ⅛ clock period, wherein j is an integer less than 8.
5. The gate driving circuit of claim 1, wherein N is a multiple of 8.
6. The gate driving circuit of claim 1, further comprising: ninth to sixteenth clock signal lines configured to provide the first to eighth clock signals, respectively; and second 1.sup.st to N.sup.th stage shift registers, wherein the second i.sup.th stage shift register of the second shift registers is coupled to one of the ninth to sixteenth clock signal lines, and the second i.sup.th stage shift register receives one of the first to eighth clock signals, a third input signal and a fourth input signal and outputs a second i.sup.th stage output signal; wherein the second i.sup.th stage output signal is substantially the same as the first i.sup.th stage output signal.
7. The gate driving circuit of claim 6, wherein, when i is any integer from 1 to 4, the third input signal is a starting signal, and the fourth input signal is a second (i+4).sup.th stage output signal outputted by the second (i+4).sup.th stage shift register.
8. The gate driving circuit of claim 6, wherein, when i is any integer from 5 to (N−4), the third input signal is a second (i−4).sup.th stage output signal outputted by the second (i−4).sup.th stage shift register, and the fourth input signal is a second (i+4).sup.th stage output signal outputted by the second (i+4).sup.th stage shift register.
9. The gate driving circuit of claim 6, wherein, when i is any integer from (N−3) to N, the third input signal is a second (i−4).sup.th stage output signal outputted by the second (i−4).sup.th stage shift register, and the fourth input signal is an ending signal.
10. A display device, comprising: a display panel having a first side and a second side opposite to each other; and a driving circuit configured to drive the display panel, the driving panel comprising: first to sixteenth clock signal lines configured to provide first to sixteenth clock signals, respectively; and 1.sup.st to N.sup.th stage shift registers, wherein the i.sup.th stage shift register of the shift registers is coupled to one of the first to sixteenth clock signal lines, and the i.sup.th stage shift register receives one of the first to sixteenth clock signals, a first input signal and a second input signal and outputs an i.sup.th stage output signal; wherein the driving circuit are divided into a first gate driving circuit and a second gate driving circuit, the first gate driving circuit has the odd-numbered clock signal lines of the first to sixteenth clock signal lines and the odd-numbered stage shift registers of the first to N.sup.th stage shift registers, the second gate driving circuit has the even-numbered clock signal lines of the first to sixteenth clock signal lines and the even-numbered stage shift registers of the first to N.sup.th stage shift registers, the first gate driving circuit and the second gate driving circuit are disposed at the first side and the second side of the display panel, respectively, N is an integer greater than or equal to 17, and i is any integer from 1 to N.
11. The display device of claim 10, wherein, when i is any integer from 1 to 8, the first input signal is a starting signal, and the second input signal is an (i+8).sup.th stage output signal outputted by the (i+8).sup.th stage shift register.
12. The display device of claim 10, wherein, when i is any integer from 9 to (N−8), the first input signal is an (i−8).sup.th stage output signal outputted by the (i−8).sup.th stage shift register, and the second input signal is an (i+8).sup.th stage output signal outputted by the (i+8).sup.th stage shift register.
13. The display device of claim 10, wherein, when i is any integer from (N−7) to N, the first input signal is an (i−8).sup.th stage output signal outputted by the (i−8).sup.th stage shift register, and the second input signal is an ending signal.
14. The display device of claim 10, wherein the first to sixteenth clock signals have substantially the same clock period, a high level duration and a low level duration in the clock period are substantially the same, and the (j+1).sup.th clock signal of the first to sixteenth clock signals lags the j.sup.th clock signal of the clock signals by substantially 1/16 clock period, wherein j is an integer less than 16.
15. The display device of claim 10, wherein N is a multiple of 16.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The foregoing aspects and many of the accompanying advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION OF THE INVENTION
(9) The detailed explanation of the present invention is described as following. The described preferred embodiments are presented for purposes of illustrations and description, and they are not intended to limit the scope of the present invention.
(10) Please refer to
(11) Please refer to
(12) Please refer to
(13) It is noted that, for each of the output signals OUT(1)-OUT(N), the duration for driving the display panel 110 (the shaded part in
(14) The concept of the aforementioned embodiments may also be applied to a display device which is driven simultaneously at left and right sides. Please refer to
(15) The gate driving circuit 400 is a part of the gate driver 130, and is divided into a first gate driving circuit 400A and a second gate driving circuit 400B. The first gate driving circuit 400A includes clock signal lines L1-L8, a starting signal line S, an ending signal line R and first N stage shift registers 410A(1)-410A(N), and the second gate driving circuit 400B includes clock signal lines LV-L8′, a starting signal line S′, an ending signal line R′ and second N stage shift registers 410B(1)-410B(N), where N is an integer greater than or equal to 9. In some embodiments, N is a multiple of 8. The clock signal lines L1-L8 provide clock signals C1-C8 to the corresponding first shift registers 410A(1)-410A(N), respectively, and the clock signal lines L1′-L8′ provide the clock signals C1-C8 to the corresponding second shift registers 410B(1)-410B(N), respectively. In addition, the starting signal line S provides a starting signal STV to the first 1.sup.st to 4.sup.th stage shift registers 410A(1)-410A(4), the starting signal line S′ provides the starting signal STV to the second 1.sup.st to 4.sup.th stage shift registers 410B(1)-410B(4), the ending signal line R provides an ending signal RSTV to the first (N−3).sup.th to N.sup.th stage shift registers 410A(N−3)-410A(N), and the ending signal line R′ provides the ending signal RSTV to the second (N−3).sup.th to N.sup.th stage shift registers 410B(N−3)-410B(N). The first shift registers 410A(1)-410A(N) respectively generate first output signals OUT(1)-OUT(N), and the second shift registers 410B(1)-410B(N) respectively generate second output signals OUT′(1)-OUT′(N). The first output signal OUT(i) is the same as the second output signal OUT(i). For illustration, the first 1.sup.st stage output signal OUT(1) and the second 1.sup.st stage output signal OUT′(1) are the same, and the first 2.sup.nd stage output signal OUT(2) and the second 2.sup.nd stage output signal OUT(2) are the same. The driving method of the first gate driving circuit 400A and the second gate driving circuit 400B is the same as that of the gate driving circuit 200, and the sequential diagram thereof may be referred to
(16) The first output signals OUT(1)-OUT(N) and the second output signals OUT′(1)-OUT′(N) are inputted to the left and right sides of the display panel 110, respectively. In some embodiments, the first gate driving circuit 400A and the second gate driving circuit 400B are disposed at the left and right sides of the display panel 110, respectively. With the gate driving circuit 400 of
(17) It is noted that the first gate driving circuit 400A and the second gate driving circuit 400B may alternatively be in different gate drivers. For example, for a display device with two gate drivers at the left and right sides thereof, the first gate driving circuit 400A is a part of one of the gate drivers, while the second gate driving circuit 400B is a part of the other one of the gate drivers.
(18) Please refer to
(19) Please refer to
(20) Please refer to
(21) In
(22) Summing up the above, for the gate driving circuit and the display device of the present invention, the output signals of the shift registers have longer pre-charge time, and thus the driving efficiency to the display panel can be enhanced. In addition, the gate driving circuit and the display device of the present invention also reduce the RC loading of the clock signal lines in the gate driving circuit, thereby improving driving efficiency and reducing delay and power consumption due to the RC loading.
(23) It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the invention cover modifications and variations of this invention provided they fall within the scope of the following claims.