Anti-eclipse circuitry with tracking of floating diffusion reset level
09838624 · 2017-12-05
Assignee
Inventors
Cpc classification
H04N25/627
ELECTRICITY
H04N25/672
ELECTRICITY
International classification
Abstract
Imagers and associated devices and systems are disclosed herein. In one embodiment, an imager includes a pixel array and control circuitry operably coupled to the pixel array. The pixel array includes an imaging pixel configured to produce a reset signal and a non-imaging pixel configured to produce a nominal reset signal. The control circuitry is configured to produce an output signal based at least in part on one of (a) the nominal reset signal when distortion at the imaging pixel exceeds a threshold and (b) the reset signal when distortion does not exceed the threshold.
Claims
1. An imager, comprising: a pixel array including an imaging pixel configured to produce a reset signal and a non-imaging pixel configured to produce a nominal reset signal; and control circuitry operably coupled to the pixel array, wherein the control circuitry includes an anti-eclipse circuit and a current mirror operably coupling the anti-eclipse circuit to the non-imaging pixel, and wherein the control circuitry is configured to produce an output signal based at least in part on one of (a) the nominal reset signal when distortion at the imaging pixel exceeds a threshold and (b) the reset signal when distortion does not exceed the threshold.
2. The imager of claim 1, further comprising a sample-and-hold circuit configured to sample and hold a voltage signal corresponding to the nominal reset signal.
3. The imager of claim 1 wherein the non-imaging pixel includes an imaging pixel that is shielded from incident light.
4. The imager of claim 1 wherein each of the imaging and non-imaging pixels includes: a light sensitive element; a floating diffusion node; and a transfer transistor switchably coupling the light-sensitive element to the floating diffusion node.
5. The imager of claim 4 wherein the control circuitry is configured to produce an output voltage signal based on an offset voltage and charge stored at the floating diffusion node of the non-imaging pixel.
6. An imager comprising, a pixel array including an imaging pixel configured to produce a reset signal and a non-imaging pixel configured to produce a nominal reset signal, wherein the imaging and non-imaging pixels are configured to be switchably controlled by a common switch signal to output the reset signal and the nominal reset signal, respectively; and control circuitry operably coupled to the pixel array, wherein the control circuitry includes an anti-eclipse circuit switchably controlled by the common switch signal, and wherein the control circuitry is configured to produce an output signal based at least in part on one of (a) the nominal reset signal when distortion at the imaging pixel exceeds a threshold and (b) the reset signal when distortion does not exceed the threshold.
7. The imager of claim 6, further comprising a sample-and-hold circuit configured to sample and hold a voltage signal corresponding to the nominal reset signal.
8. The imager of claim 6 wherein the non-imaging pixel includes an imaging pixel that is shielded from incident light.
9. The imager of claim 6 wherein each of the imaging and non-imaging pixels includes: a light sensitive element; a floating diffusion node; and a transfer transistor switchably coupling the light-sensitive element to the floating diffusion node.
10. The imager of claim 9 wherein the control circuitry is configured to produce an output voltage signal based on an offset voltage and charge stored at the floating diffusion node of the non-imaging pixel.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The foregoing and other advantages and features of the invention will become more apparent from the detailed description of exemplary embodiments of the invention given below with reference to the accompanying drawings, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
DETAILED DESCRIPTION
(10) Now referring to the drawings, where like reference numerals designate like elements, there is shown in
(11) The circuit 600 is organized as three overlapping blocks 601, 602, and 603, an offset voltage generator 630, and an optional sample-and-hold circuit 650. The circuit 600 includes three power input node A1, A2, and A3, each for accepting pixel power VAAPIX, and three control signal input nodes X1, X2, and Y, an output signal node Z, and internal nodes C, I+, I−, IL, and OUT, as further described below. Internal node IL is coupled to a load circuit 390′.
(12) Block 601 is preferably a modification of a pixel circuit 100 (
(13) The function of the portion of block 601 not shared with block 603 is to provide a signal to node I+. That signal is equivalent to a nominal reset signal produced by a pixel 100 (
(14) Block 602 is also preferably a modification of the pixel circuit 100 (
(15) The largest block is block 603, which forms an amplifier in which the positive and negative inputs are respectively applied at terminals I+ and I−, while the output AE_Vref is supplied at node OUT. Node OUT may also be coupled to a sample-and-hold circuit 650, which could be used to present the AE_Vref voltage at the output of the sample-and-hold circuit. Block 603 includes node IL, which is coupled to the source/drains of the first and second row select transistors 114a, 114b. Node IL is also coupled to load circuit 390′, which in one exemplary embodiment comprises a transistor 640 biased to flow twice the current of a standard load circuit 390.
(16)
(17) Similarly, in
(18)
(19) It should be appreciated that other embodiments of the invention include a method of manufacturing the circuit 600. For example, in one exemplary embodiment, a method of manufacturing an anti-eclipse circuit includes the steps of providing, over a portion of a substrate corresponding to a single integrated circuit, at least a plurality of imaging pixels 100, a column circuitry 220, and circuit 600. The pixels 100, column circuitry 220, and circuit 600 can be fabricated on a same integrated circuit using known semiconductor fabrication techniques.
(20) The present invention therefore takes advantage of the likelihood that modified pixel circuits located on the same integrated circuit as the pixels of the pixel array and the column circuitry of an imager would have identical semiconductor fabrication induced process variances. Ideally, a non-imaging pixel is modified to become part of a reference voltage generator. The reference voltage generator is designed to produce a voltage equal to a controllable offset from the ordinary reset signal voltage level of a pixel of the imager, despite differences in such voltage from imager to imager caused by the semiconductor fabrication process.
(21) While the invention has been described in detail in connection with the exemplary embodiments, it should be understood that the invention is not limited to the above disclosed embodiments. Rather, the invention can be modified to incorporate any number of variations, alternations, substitutions, or equivalent arrangements not heretofore described, but which are commensurate with the spirit and scope of the invention. Accordingly, the invention is not limited by the foregoing description or drawings, but is only limited by the scope of the appended claims.