Solder void reduction between electronic packages and printed circuit boards
09839128 · 2017-12-05
Assignee
Inventors
Cpc classification
H05K2203/0207
ELECTRICITY
H05K2203/176
ELECTRICITY
H05K1/0207
ELECTRICITY
H05K3/3436
ELECTRICITY
H05K2201/09572
ELECTRICITY
H05K1/116
ELECTRICITY
Y10T29/49144
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H05K2201/10727
ELECTRICITY
H05K3/429
ELECTRICITY
H05K1/0215
ELECTRICITY
H05K1/0209
ELECTRICITY
International classification
H05K7/12
ELECTRICITY
H05K1/18
ELECTRICITY
H05K1/11
ELECTRICITY
Abstract
An apparatus includes a printed circuit board. The printed circuit board includes at least one conductive layer on top a first dielectric layer, wherein the at least one conductive layer comprises at least one of a ground plane and a power plane. The printed circuit board includes a second dielectric layer on top of the at least one conductive layer. The printed circuit board includes a thermal pad on top of the second dielectric layer. The printed circuit board is fabricated by forming at least one plated through hole for electrically coupling the thermal pad to the at least one conductive layer. The printed circuit board is fabricated by backdrilling the at least one plated through hole to remove a portion of the conductive material, wherein subsequent to the backdrilling the conductive material remaining in the at least one plated through hole electrically couples one or more of the at least one conductive layer to the thermal pad.
Claims
1. An apparatus comprising: a printed circuit board comprising, a first dielectric layer; at least one conductive layer formed on top of the first dielectric layer, wherein the at least one conductive layer comprises at least one of a ground plane and a power plane; a second dielectric layer formed on top of the at least one conductive layer; a thermal pad formed on top of the second dielectric layer, wherein an electrical package is to be soldered on top of the thermal pad; at least one plated through hole partially filled with conductive material, wherein the at least one plated through hole extends through the thermal pad, the second dielectric layer, the at least one conductive layer, and the first dielectric layer, wherein the conductive material electrically couples one or more of the at least one conductive layer to the thermal pad; and a backdrilled hole extending from the bottom of the printed circuit board to the at least one plated through hole, the backdrilled hole remaining after removal of a portion of the conductive material from the at least one plated through hole.
2. The apparatus of claim 1, wherein the at least one conductive layer comprises a ground plane.
3. The apparatus of claim 1, wherein the at least one conductive layer comprises at least three conductive layers, wherein the conductive material remaining in the at least one plated through hole electrically couples a first conductive layer of the at least three conductive layers but does not electrically couple other conductive layers of the at least three conductive layers.
4. The apparatus of claim 3, wherein the first conductive layer comprises a topmost conductive layer of the at least three conductive layers.
5. The apparatus of claim 1, wherein use of the at least one conductive layer is independent of signaling during operation of the electronic package.
6. The apparatus of claim 1, wherein the thermal pad comprises a copper pad.
7. The apparatus of claim 1, further comprising the electronic package soldered on top of the thermal pad.
8. The apparatus of claim 1, wherein the electronic package comprises a Quad Flat No-lead package.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The present embodiments may be better understood, and numerous objects, features, and advantages made apparent to those skilled in the art by referencing the accompanying drawings.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
DESCRIPTION OF EMBODIMENT(S)
(11) The description that follows includes exemplary systems, methods, techniques, instruction sequences and computer program products that embody techniques of the present inventive subject matter. However, it is understood that the described embodiments may be practiced without these specific details. For instance, although examples refer to Printed Circuit Boards, various embodiments can used in the fabrication of other types of boards or cards used for attaching various electrical components for electrically coupling the electrical components. In other instances, well-known structures and techniques have not been shown in detail in order not to obfuscate the description.
(12) Various embodiments include PCB fabrication that reduce solder voids for the solder between thermal pads of the PCB and electronic packages that are to be attached on top of the thermal pads. As described above, the PCBs include plated through holes (PTHs) that extend down through the thermal pads. The plated through holes can be used for both electrical connectivity and thermal dissipation using conductive layers within the PCB. In some embodiments, prior to soldering electronic packages on top of the thermals pads, one or more of the plated through holes are backdrilled (from the bottom of the PCB) partially to remove the conductive material (e.g., copper) therein. As a result, when the solder is applied to the thermal pads for attaching the electronic packages, the solder will only wet as far down in the plated through holes as the conductive material remaining in the plated through holes after the backdrilling.
(13) Accordingly, various embodiments can cause less solder to be thieved by the plated through holes during the solder process in comparison to conventional approaches. Specifically, less conductive material in the plated through holes will thieve less solder. Because less solder is thieved by the plated through holes during the soldering process, various embodiments provide a better thermal interface formed by the solder joint between the electronic package and the PCB. As further described below, the plated through holes also provide electrical connectivity between the electronic package and one or more conductive layers formed below the thermal pad within the PCB. In some embodiments, one or more of the conductive layers can be a ground plane to serve as a grounding for the electronic package. In some embodiments, one or more of the other conductive layers can be a power plane to be a conduit for power to the electronic package. In some embodiments, these conductive layers are not used for transmitting signals during operation of the electronic package.
(14)
(15) At block 102, at least one conductive layer is formed on top of at least one dielectric layer. To help illustrate,
(16) At block 104, a second dielectric layer is formed on top of the at least one conductive layer. To help illustrate,
(17) At block 106, a thermal pad is formed on top of the second dielectric layer. To help illustrate,
(18) At block 108, at least one through hole is formed through the thermal pad and extends through the second dielectric layer, the at least one conductive layer, and the at least one dielectric layer. To help illustrate,
(19) At block 110, the at least one through hole is filled with conductive material to form at least one plated through hole for electrically coupling the thermal pad to the at least one conductive layer. To help illustrate,
(20) At block 112, one or more of the at least one plated through holes are backdrilled to remove a portion of the conductive material such that the conductive material remaining in the one or more plated holes electrically couples at least one conductive layer to the thermal pad. To help illustrate,
(21) In this example, all three plated through holes have been partially backdrilled. In some embodiments, the number of plated through holes that are backdrilled can be one, some, or all of the number of plated through holes in the PCB. Also, the amount that a plated through hole is backdrilled can be configurable. For example, a given plated through hole can be backdrilled at any percentage between 1% and 99% (e.g., 25%, 50%, 75%, etc.). In some embodiments, different plated through holes in the PCB can be backdrilled different amounts. For example, the plated through holes closer to the center of the thermal pad can be backdrilled more than the plated through holes closer to the edges of the thermal pad. In some embodiments, the amount that a plated through hole is backdrilled can be proportional to the number of plated through holes in the PCB. For example, the amount of backdrilling of the plated through holes increases as the number of plated through holes increases. In some embodiments, the number of plated through holes that are backdrilled can be based on the size of the surface area of the electronic package that is to be soldered to the thermal pad. For example, the greater the size of the surface area of the electronic package to be soldered the more number of plated through holes that are backdrilled. In some embodiments, the amount that the plated through holes are backdrilled can also be based on the size of the surface area of the electronic package that is to be soldered to the thermal pad. For example, the greater the size of the surface area of the electronic package to be soldered the greater the percentage of the plated through holes that is backdrilled. Operations of the flowchart 100 are complete.
(22) As described, various embodiments include PCB fabrication that reduce solder voids for the solder between thermal pads of the PCB and electronic packages that are to be attached on top of the thermal pads. To help illustrate,
(23)
(24) In contrast,
(25) During the soldering process, small solder voids 904 are formed because of the conductive material in the plated through hole 618. Specifically, during the soldering process, the conductive material in the plated through hole 618 can thieve solder from the solder joint, thereby leaving small solder voids 904 between the electronic package 806 and the thermal pad 402. This thieving is shown by the solder in the PTH that can flow down the plated through hole 618 along its length where conductive material is located. In this example, because the conductive material is only down to the conductive layer 206 (because of the backdrilling) of the plated through hole 618, the solder can only flow down the plated through hole 618 down to the conductive layer 206. As shown, the solder voids in the solder between the electronic package 806 and the thermal pad 402 are less when the plated through holes are backdrilled.
(26) Accordingly, various embodiments can still allow for thermal dissipation from the electronic package down through the plated through holes to one or more conductive layers in the PCB, while limiting the size of the solder voids in the solder between the electronic package and the thermal pad.
(27) While the embodiments are described with reference to various implementations and exploitations, it will be understood that these embodiments are illustrative and that the scope of the inventive subject matter is not limited to them. In general, techniques for PCB fabrication to provide reduced solder void reduction for the solder between an electronic package and a thermal pad of the PCB as described herein may be implemented with facilities consistent with any hardware system or hardware systems. Many variations, modifications, additions, and improvements are possible.
(28) Plural instances may be provided for components, operations or structures described herein as a single instance. Finally, boundaries between various components, operations and data stores are somewhat arbitrary, and particular operations are illustrated in the context of specific illustrative configurations. Other allocations of functionality are envisioned and may fall within the scope of the inventive subject matter. In general, structures and functionality presented as separate components in the exemplary configurations may be implemented as a combined structure or component. Similarly, structures and functionality presented as a single component may be implemented as separate components. These and other variations, modifications, additions, and improvements may fall within the scope of the inventive subject matter.