HIGH VOLTAGE POWER SYSTEM WITH ENABLE CONTROL
20170338811 · 2017-11-23
Inventors
- HAISONG LI (New District, CN)
- CHANGSHEN ZHAO (New District, CN)
- YANGBO YI (New District, CN)
- WENLIANG LIU (New District, CN)
- ZHIJUN WU (New District, CN)
Cpc classification
H03K19/0016
ELECTRICITY
H02M1/0032
ELECTRICITY
H02M1/0006
ELECTRICITY
Y02B70/10
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
H03K17/22
ELECTRICITY
Abstract
Disclosed is a high voltage power system with enable control, comprising a high voltage start-up circuit, a PWM control module, and a driving module; the high voltage start-up circuit comprises a first transistor, a third transistor, a fourth transistor, a resistor, a diode, a VDD detection unit and an I/O interface unit; the high voltage start-up circuit is controlled by an input of a pin EN; when the pin EN is set, the high voltage start-up circuit stops working; the power system is shut off and doesn't restart, and enters a zero standby state; when the pin EN is reset, the high voltage start-up circuit restores to work, and the power system restarts and enters a normal working state. The power system having the high voltage start-up circuit with enable control has characteristics that the standby input power consumption and standby input current are both close to zero.
Claims
1. A high voltage power system with enable control, comprising: a high voltage start-up circuit (1); a PWM control module (2); and a driving module (3); wherein the high voltage start-up circuit (1) comprises: a first transistor (M1), a third transistor (M3), a fourth transistor (M4), a resistor (R1), a diode (D1), a VDD detection unit (101) and an I/O interface unit (102); wherein a drain of the first transistor (M1) is connected with a first end of the resistor (R1) and with a pin HV; wherein a gate of the first transistor (M1) is connected with a second end of the resistor (R1), a cathode of the diode (D1), a drain of the third transistor (M3) and a drain of the fourth transistor (M4); wherein a source of the first transistor (M1) is connected with an input end of the VDD detection unit (101), a pin VDD and a capacitor C1 connected with the pin VDD; wherein an anode of the diode D1 is connected with a source of the third transistor (M3), a source of the fourth transistor (M4) and a power supply ground; wherein a gate of the third transistor (M3) is connected with an output end of the VDD detection unit (101); wherein a gate of the fourth transistor (M4) is connected with an input end of the I/O interface unit (102) and with a pin EN; wherein an output end of the I/O interface unit (102) is connected with the PWM control module (2) and an output end of the driving module (3); wherein an output end of the PWM control module (2) is connected with an input end of the driving module (3); wherein an output end of the driving module (3) is connected with a gate of a power transistor (M2); wherein a drain of the power transistor (M2) is connected with a pin SW; wherein a source of the power transistor (M2) is connected with a first end of a current sampling resistor Rs, and a second end of the current sampling resistor Rs is connected with the power supply ground.
2. The high voltage power system with enable control according to claim 1, wherein: the high voltage start-up circuit (1), the PWM control module (2) and the driving module (3) are together controlled by an input of the pin EN; wherein, when the pin EN is set, the high voltage start-up circuit, the PWM control module (2) and the driving module (3) are shut off simultaneously, thereby the power system enters a zero standby state; and wherein, when the pin EN is reset, the high voltage start-up circuit works, and the power system having the high voltage start-up circuit restarts and enters a normal working state.
3. The high voltage power system with enable control according to claim 2, wherein a set potential for setting the pin EN is a high level or a low level, and a reset potential for resetting the pin EN is opposite to the set potential.
4. The high voltage power system with enable control according to claim 2, wherein a condition of setting or resetting the pin EN is an input state of the power system, or an output state of the power system.
5. The high voltage power system with enable control according to claim 1, wherein the high voltage start-up circuit (1), the PWM control module (2), the driving module (3) and the power transistor (M2) are integrated in a control chip of the power supply together.
6. The high voltage power system with enable control according to claim 1, wherein the pin HV is a separate high voltage start-up pin.
7. The high voltage power system with enable control according to claim 1, wherein the VDD detection unit (101) is a comparator with hysteresis thresholds.
8. The high voltage power system with enable control according to claim 1, wherein the I/O interface unit (102) is a Schmitt trigger with an input pull-up resistor.
9. The high voltage power system with enable control according to claim 1, wherein: the drain of the fourth transistor (M4) is an enable control end; wherein, when the enable control end is set, the high voltage start-up circuit stops working; wherein, when the enable control end is reset, the high voltage start-up circuit restores working state, and the power supply restarts; wherein, when voltage of the pin VDD rises to a certain threshold value, the PWM control module (2) and the driving module (3) work in normal state, and the power transistor (M2) starts to work, and the power supply starts to output energy.
10. The high voltage power system with enable control according to claim 1, wherein the high voltage start-up circuit (1) is applied in a flyback switching power supply with a primary side feedback.
11. The high voltage power system with enable control according to claim 1, wherein the VDD detection unit (101) is a combination of a plurality of comparators.
12. The high voltage power system with enable control according to claim 1, wherein the I/O interface unit (102) is a Schmitt trigger with a pull-down resistor.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0022]
[0023]
[0024]
[0025]
DETAILED DESCRIPTION
[0026] As shown in
[0027] Wherein, the high voltage start-up circuit 1, the PWM control module 2 and the driving module 3 are together controlled by the input of the pin EN. When the pin EN is set, the high voltage start-up circuit, the PWM control module 2 and the driving module 3 are shut off simultaneously, thereby the power system enters a zero standby state. When the pin EN is reset, the high voltage start-up circuit works, and the power system having the high voltage start-up circuit restarts and enters a normal working state. The set potential is a high level or a low level, and the reset potential is opposite to the set potential.
[0028] The condition of setting or resetting the pin EN is an input state of the power system, or an output state of the power system, which increases the application flexibility of the high voltage start-up circuit and greatly reduces the standby power consumption and the standby input current of the power system as well.
[0029] The high voltage start-up circuit 1, the PWM control module 2, the driving module 3 and the power transistor M2 are integrated in the power supply control chip together.
[0030] The pin HV is a separate high voltage start-up pin and can be short connected with the pin SW.
[0031] The high voltage start-up circuit is applied in the flyback switching power supply with the primary side feedback, or applied in switching power supplies with other topologies.
[0032] The VDD detection unit 101 is a comparator with hysteresis thresholds, or a combination of a plurality of comparators.
[0033] The I/O interface unit 102 is a Schmitt trigger with an input pull-up or pull-down resistor, or may be implemented with other kinds of I/O interfaces.
[0034] The drain of the fourth transistor M4 is the enable control end. When the enable control end is set, the high voltage start-up circuit stops working; when the enable control end is reset, the high voltage start-up circuit restores working state, and the power supply restarts. When the voltage of the pin VDD rises to a certain threshold value, the PWM control module 2 and the driving module 3 work in normal state, and the power transistor M2 starts to work, and the power supply starts to output energy.
[0035] The working waves of the high voltage power system with enable control are shown in
[0036] The structure of the high voltage start-up circuit with enable control is not limited to the structure shown in
[0037] The power system with enable control of the present disclosure can realize the zero standby properties, namely, extremely low standby input power consumption and standby input current. For example, the power system can realize the properties of extremely low standby input power consumption lower than 15 mV and extremely low standby input current lower than 60 μA, and it is suitable for occasions which require extremely low standby input power consumption or extremely low standby input current, thereby saving energy and protecting the environment.
[0038] It should be noted that, what described above are merely preferred embodiments of the present invention, and the present invention is not restricted to the preferred embodiments. It should be understood by those skilled in the art that the preferred embodiments above can be implemented, and that other equivalent modifications or improvement made without departing from the spirits of the present invention should all be included within the scope of the present invention.