Methods and apparatus for an automatic input selecting power path switch
09825468 · 2017-11-21
Assignee
Inventors
Cpc classification
H02H3/00
ELECTRICITY
G06F1/263
PHYSICS
International classification
H02H3/00
ELECTRICITY
Abstract
A fully integrated circuit configuration that can be used to control the power path of a number of PMOS load switches is described. The circuit has a unique feature that it can automatically select the input voltage to be presented to the VOUT pin based upon the voltage levels at the respective VIN pins. By using combinations of the EN input pin and the SEL input pin, the circuit can be configured to perform one of four functional behaviors: 1. Complete shutdown (both switches in the OFF position), 2. Automatic input selection according the voltage levels that are presented on the VIN pins, 3. Selection of the VIN1 input only, or 4. Selection of the VIN2 input only. This concept is extended to multiple input sources in further embodiments.
Claims
1. A switching circuit connectable between an input source voltage obtained from a first voltage and a second voltage that is not the same as the first voltage and an output load for controlling an inrush current to the output load upon turn-on, the switching circuit including: an integrated circuit, the integrated circuit including: a first voltage input for inputting the first voltage; a second voltage input for inputting the second voltage that is not the same as the first voltage; a first power PMOS load switch including a first load switch gate, a first load switch source and a first load switch drain, the inrush current to the output load passing from the first load switch source to the first load switch drain and being controlled by a first load switch control voltage on the first load switch gate; a second a second power PMOS load switch including a second load switch gate, a second load switch source and a second load switch drain, the inrush current to the output load passing from the second load switch source to the second load switch drain and being controlled by a second load switch control voltage on the second load switch gate; a slew rate control circuit connected to the first load switch gate and the second load switch gate that provides the load switch control voltage to the first and second power PMOS load switches; and an input VCC selection module that selects between one of the first voltage input and the second voltage input automatically depending upon which has the highest voltage potential relative to the other input voltage, and provides an input control signal indicating the selection to the slew rate control circuit.
2. The switching circuit according to claim 1, which includes on the integrated circuit a reverse current blocking circuit (RCB) for each of the first and second power PMOS load switches, thereby preventing reverse currents from flowing between the two input voltages.
3. The switching circuit according to claim 2, which includes on the integrated circuit an under voltage lockout (UVLO) circuit that is used to monitor the input voltage.
4. The switching circuit according to claim 3, which includes on the integrated circuit a thermal shutdown circuit (TSD) that protects each of the first and second load switches from on chip die temperatures in excess of 150° C.
5. The switching circuit according to claim 4, which includes on the integrated circuit an over current protection (OCP) circuit that is used to monitor the current through the first PMOS load switch and the second PMOS load switch that is in an active state.
6. The switching circuit according to claim 5, which includes on the integrated circuit an over voltage protection (OVP) circuit that is used to monitor the current through the first PMOS load switch and the second PMOS load switch that is in an active state.
7. The switching circuit according to claim 1, which includes on the integrated circuit an under voltage lockout (UVLO) circuit that is used to monitor the input voltage.
8. The switching circuit according to claim 1, which includes on the integrated circuit a thermal shutdown circuit (TSD) that protects each of the first and second load switches from on chip die temperatures in excess of 150° C.
9. The switching circuit according to claim 1, which includes on the integrated circuit an over current protection (OCP) circuit that is used to monitor the current through the first PMOS load switch and the second PMOS load switch that is in an active state.
10. The switching circuit according to claim 1, which includes on the integrated circuit an over voltage protection (OVP) circuit that is used to monitor the current through the first PMOS load switch and the second PMOS load switch that is in an active state.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
DESCRIPTION OF THE PREFERRED EMBODIMENT
(12) The simplest embodiment described herein is an integrated circuit chip that includes two power PMOS load switches that are connected together on the VOUT side of the integrated circuit chip device while having separate input voltage sources VIN1 and VIN2. Each of the power PMOS load switches also has a sub-circuit that allows the bulk node of the power PMOS load switches to be connected to the highest voltage potential either at its source or at its drain and in this way becomes a reverse current blocking (“RCB”) switch. This is necessary to block any reverse current than would otherwise flow back to the VIN pin when the VOUT voltage becomes greater than its VIN voltage. The control of the system is derived from the VCC input selection block which selects the highest input voltage from VIN1 or VIN2 and uses that voltage to power the remaining circuits in the integrated circuit chip. The output of the VCC block in conjunction with the two external input signals SEL and EN form the basis of the control table shown in
(13) In the automatic switching mode, the SEL input is set to a logic level LOW voltage and the EN input is set to a logic level HIGH voltage. This allows the system to automatically select the highest input voltage from either VIN1 or VIN2 to be connected to the VOUT pin based upon the slew rate control block state, as discussed herein. If it is the users option to select the manual mode of operation, then the SEL pin is set to a logic level HIGH voltage and the EN pin is used by the slew rate control block to select between connecting VIN1 or VIN2 to VOUT.
(14) In addition, the embodiments described, once the particular power signal that is selected is determined, perform skew rate control on the particular power signal that is selected, preferably as described in applications previously filed, such as, for example, Apparatus and Methods for Slew Rate Controlled Load Switches, U.S. patent application Ser. No. 14/469,258 filed Aug. 26, 2014, which is expressly incorporated by reference herein.
(15) Referring to the figures and drawings in detail,
(16) For the first case, input signals EN and SEL are both set to a logic LOW level. This causes both SW1 and SW2 to be in the open state and disconnects both VIN1 and VIN2 from the output pin VOUT. For the second case of
(17) The simplified schematic diagram of the VCC selection block is shown in
(18) The operation of the automatic input selection is described in the diagram of
(19) Since it is not desirable to have any current flowing from VIN1 back into VIN2 or vise-versa, the power PMOS load switches are designed with reverse current blocking (“RCB”) circuitry.
(20) In a further embodiment,
(21) Furthermore, an additional protection feature can be added to provide thermal protection from either power path through SW1 or SW2 to the output pin by means of detecting the die temperature which might be an indication of an overcurrent condition at the output pin of the device. In this case, a TSD circuit on the same integrated circuit chip would be energized if the die temperature exceeds 150° C. and cause the control block to open up both power path switches in order to disconnect the output load from both VIN1 and VIN2. The TSD circuit has a thermal hysteresis which would allow the power path switches to try to reconnect to the output should the die temperature fall below 125° C.
(22) In an alternate scheme shown in
(23) Many further embodiments are possible using various combinations of voltage protection (OVP) and current protection (OCP) schemes on either the VIN1 channel or the VIN2 channel or both at the same time.
(24) Although described herein with reference to the preferred embodiment, one skilled in the art will readily appreciate that other applications may be substituted for those set forth herein without departing from the intended spirit and scope.
(25) Various unique aspects have been described in terms of particular embodiments. Other embodiments are within the scope of the following claims. For example, the steps can be performed in a different order and still achieve desirable results, and various sub-blocks described can be used in different combinations.