SEMICONDUCTOR SUBSTRATES, FABRICATION METHODS THEREOF and MICRO-ELECTRO-MECHANICAL SYSTEM (MEMS) DEVICES
20230172068 · 2023-06-01
Assignee
Inventors
- RAKESH CHAND (Singapore, SG)
- MUNIANDY SHUNMUGAM (Singapore, SG)
- RAMACHANDRAMURTHY PRADEEP YELEHANKA (Singapore, SG)
Cpc classification
B81C1/00182
PERFORMING OPERATIONS; TRANSPORTING
H10N30/20
ELECTRICITY
International classification
B81B7/00
PERFORMING OPERATIONS; TRANSPORTING
H10N30/20
ELECTRICITY
H10N30/30
ELECTRICITY
Abstract
A method of fabricating a semiconductor substrate includes the following steps. A first wafer is provided and a first surface of the first wafer is etched to form a plurality of cavities. A second wafer is formed on the first surface, where forming the second wafer includes the following steps: providing a core substrate; forming a first insulating layer on the core substrate; and depositing a polysilicon layer on the first insulating layer and the core substrate. In addition, the polysilicon layer is bonded with the first wafer to cover the cavities, where the polysilicon layer is disposed between the first insulating layer and the first wafer. In addition, a semiconductor substrate and MEMS devices using the semiconductor substrate are also provided.
Claims
1. A method of fabricating a semiconductor substrate, comprising: providing a first wafer; etching a first surface of the first wafer to form a plurality of cavities; forming a second wafer on the first surface, wherein forming the second wafer comprises: providing a core substrate; forming a first insulating layer on the core substrate; and depositing a polysilicon layer on the first insulating layer and the core substrate; and bonding the polysilicon layer with the first wafer to cover the plurality of cavities, wherein the polysilicon layer is disposed between the first insulating layer and the first wafer.
2. The method of fabricating a semiconductor substrate of claim 1, wherein the first insulating layer wraps around the core substrate upon completion of forming the first insulating layer on the core substrate.
3. The method of fabricating a semiconductor substrate of claim 1, wherein the polysilicon layer wraps around the core substrate upon completion of depositing the polysilicon layer on the first insulating layer and the core substrate.
4. The method of fabricating a semiconductor substrate of claim 1, wherein forming the second wafer further comprises polishing the polysilicon layer to form a mirror-polished polysilicon layer.
5. The method of fabricating a semiconductor substrate of claim 4, wherein forming the second wafer further comprises forming a second insulating layer to wrap around the mirror-polished polysilicon layer.
6. The method of fabricating a semiconductor substrate of claim 1, before bonding the polysilicon layer with the first wafer, further comprising forming an adhesion layer to wrap around the first wafer and to be conformally formed on sidewalls and bottom surfaces of the plurality of cavities.
7. The method of fabricating a semiconductor substrate of claim 6, wherein the first wafer and the core substrate comprise silicon, and forming the first insulating layer, forming the second insulating layer and forming the adhesion layer comprise a thermal oxidation process.
8. The method of fabricating a semiconductor substrate of claim 1, before bonding the polysilicon layer with the first wafer, further comprising forming an adhesion layer to wrap around the first wafer and to be conformally formed on sidewalls and bottom surfaces of the plurality of cavities.
9. The method of fabricating a semiconductor substrate of claim 1, after bonding the polysilicon layer with the first wafer, further comprising removing the core substrate and the first insulating layer to expose the polysilicon layer, wherein the polysilicon layer is a polysilicon device layer disposed on the first wafer and covering the plurality of cavities.
10. The method of fabricating a semiconductor substrate of claim 9, wherein removing the core substrate, the first insulating layer and the portion of the polysilicon layer comprises a back grind (BG) process or a chemical mechanical planarization (CMP) process.
11. A micro-electro-mechanical system (MEMS) device, comprising: a supporting substrate, having a cavity on an upper surface and the cavity not penetrating through the supporting substrate; an adhesion layer conformally disposed on the upper surface of the supporting substrate and sidewalls and the bottom surface of the cavity; a polysilicon device layer, disposed on the upper surface of the supporting substrate to cover the cavity; and a MEMS structure, disposed on the polysilicon device layer.
12. The MEMS device of claim 11, further comprising an insulating layer disposed between the polysilicon device layer and the adhesion layer.
13. The MEMS device of claim 11, wherein the MEMS structure comprises a MEMS resonator and filters, a capacitive micro-machined ultrasonic transducer (CMUT), a piezoelectric micro-machined ultrasonic transducer (PMUT), a MEMS accelerometer, a MEMS gyroscope or a combination thereof.
14. A semiconductor substrate, comprising: a first wafer, having a plurality of cavities on an upper surface, wherein bottom surfaces of the plurality of cavities are higher than a bottom surface of the supporting substrate; and a second wafer, bonded with the first wafer to cover the plurality of cavities, wherein the second wafer comprises: a core substrate; a polysilicon layer wrapping around the core substrate; and a first insulating layer disposed between the core substrate and the polysilicon layer.
15. The semiconductor substrate of claim 14, wherein the first insulating layer wraps around the core substrate.
16. The semiconductor substrate of claim 14, further comprising a second insulating layer wrapping around the polysilicon layer and disposed between the first wafer and the polysilicon layer.
17. The semiconductor substrate of claim 14, further comprising an adhesion layer wrapping around the first wafer and conformally disposed on sidewalls and the bottom surfaces of the plurality of cavities.
18. The semiconductor substrate of claim 17, further comprising a second insulating layer wrapping around the polysilicon layer, and disposed between the adhesion layer and the polysilicon layer.
19. The semiconductor substrate of claim 18, wherein the first insulating layer, the second insulating layer and the adhesion layer comprise silicon oxide.
20. The semiconductor substrate of claim 14, wherein the polysilicon layer is a mirror-polished polysilicon layer, the first wafer and the core substrate of the second wafer comprise silicon, and the first insulating layer comprises silicon oxide.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0010] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features may not be drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
DETAILED DESCRIPTION
[0019] The following disclosure provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0020] Further, spatially relative terms, such as “beneath”, “below”, “lower”, “under”, “on”, “over”, “above”, “upper”, “bottom”, “top” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” and/or “under” other elements or features would then be oriented “above” and/or “over” the other elements or features. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
[0021] It is understood that, although the terms first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms may be only used to distinguish one element, component, region, layer and/or section from another region, layer and/or section. Terms such as “first”, “second”, and other numerical terms when used herein do not imply a sequence or order unless clearly indicated by the context. Thus, a first element, component, region, layer and/or section discussed below could be termed a second element, component, region, layer and/or section without departing from the teachings of the embodiments.
[0022] As disclosed herein, the term “about” or “substantial” generally means within 20%, 10%, 5%, 3%, 2%, 1%, or 0.5% of a given value or range. Unless otherwise expressly specified, all of the numerical ranges, amounts, values and percentages disclosed herein should be understood as modified in all instances by the term “about” or “substantial”. Accordingly, unless indicated to the contrary, the numerical parameters set forth in the present disclosure and attached claims are approximations that may vary as desired.
[0023] The present disclosure is directed to semiconductor substrates and fabrication methods thereof, and micro-electro-mechanical system (MEMS) devices using the semiconductor substrates. The semiconductor substrate includes a first wafer having a plurality of cavities and a second wafer bonded with the first wafer to cover the cavities. The second wafer includes a polysilicon layer wrapping around a core substrate and a first insulating layer disposed between the core substrate and the polysilicon layer. The polysilicon layer of the second wafer has precise thickness and resistivity control. Therefore, the MEMS devices using the semiconductor substrates of the present disclosure have better device performances than those using an SOI wafer. Moreover, the fabrication of the semiconductor substrates according to embodiments of the present disclosure is less time-consuming, less fabrication cost, good process parameter control and more fabrication flexibility than those using an SOI wafer.
[0024] According to some embodiments of the present disclosure, methods of fabricating semiconductor substrates are provided.
[0025] Next, at step S103, a core substrate 105 of a second wafer 102 is provided. The core substrate 105 may be a semiconductor substrate such as a Si wafer, silicon-containing substrate or other suitable semiconductor substrates. In some embodiments, the material of core substrate 105 may be the same with the first wafer 101, but not limited thereto. Subsequently, a first insulating layer 107 is formed on one surface of the core substrate 105. The first insulating layer 107 may be a silicon oxide layer formed by a thermal oxidation or a deposition process. Thereafter, a polysilicon layer 108 is deposited on the first insulating layer 107 and the core substrate 105. The polysilicon layer 108 may be formed by a chemical vapor deposition (CVD) process such as an atmospheric pressure chemical vapor deposition (APCVD) process, a low-pressure chemical vapor deposition (LPCVD) process, or other suitable processes. In some embodiments, the thickness of the deposited polysilicon layer 108 may be well-controlled by adjusting the fabrication parameters and conditions and may be from about 2 μm to about 15 μm or thicker. According to different requirements, the first insulating layer 107 and the polysilicon layer 108 may be formed sequentially in different fabrication processes or in the same fabrication process. For example, the first insulating layer 107 may be formed on the core substrate 105 at the initial stage of forming the polysilicon layer 108.
[0026] Afterwards, at step S104, the deposited polysilicon layer 108 is treated by a polishing process to obtain a mirror-polished polysilicon layer 109, the polishing process is for example a wet polishing process, a chemical mechanical planarization (CMP) process, etc., but not limited thereto. In some embodiments, the thickness of the mirror-polished polysilicon layer 109 may be from about 1 μm to about 10 μm. At step S104, in some embodiments, a second wafer 102 includes the core substrate 105, the first insulating layer 107 and the mirror-polished polysilicon layer 109. The first insulating layer 107 and the mirror-polished polysilicon layer 109 are formed on the same surface of the core substrate 105. The polishing process may adjust the surface roughness of the mirror-polished polysilicon layer 109 and provide a better film quality for a device layer of MEMS devices. Even though the deposited polysilicon layer 108 is treated with the polishing process, the average thickness of the mirror-polished polysilicon layer 109 are the same as or slightly less than (e.g. difference in thickness is less than 5%) the average thickness of the deposited polysilicon layer 108.
[0027] Next, at step S105, the second wafer 102 is bonded with the first wafer 101 to cover the cavities 103 to obtain the semiconductor substrate 100, where the mirror-polished polysilicon layer 109 is disposed between the first insulating layer 107 and the first wafer 101. Subsequently, at step S106, the semiconductor substrate 100 is treated to completely remove the core substrate 105 and the first insulating layer 107. In some embodiments, the core substrate 105 and the first insulating layer 107 may be removed by a back grind (BG) process or a chemical mechanical planarization (CMP) process. As a result, the mirror-polished polysilicon layer 109 extending across the entire first wafer 101 is remained on the first wafer 101 to be a polysilicon device layer 110 covering the cavities 103, and then a substrate 201 is obtained for fabricating MEMS devices.
[0028] According to some embodiments of the present disclosure, the polysilicon device layer 110 for MEMS devices is formed by depositing and polishing a polysilicon layer, such that the thickness of the polysilicon device layer 110 is precisely controlled. Moreover, the resistivity of the polysilicon device layer 110 is also precisely controlled by adjusting the doping level of the polysilicon layer during or after the deposition process of forming the polysilicon layer 108. Therefore, the mechanical or electrical performances of the MEMS devices formed of the polysilicon device layer 110 are improved.
[0029] Furthermore, according to some embodiments of the present disclosure, the semiconductor substrates for MEMS devices are fabricated without using an SOI wafer. Therefore, the fabrication cost and cycle time of the semiconductor substrates according to some embodiments of the present disclosure are decreased. Moreover, the fabrication flexibility and process parameter control of fabricating the semiconductor substrates of the present disclosure are also enhanced.
[0030] In the following paragraphs, methods of fabricating a semiconductor substrate according to alternative embodiments of the present disclosure are disclosed.
[0031]
[0032] At step S203, in some embodiments, a core substrate 105 such as a Si wafer or silicon-containing wafer is provided, and then a first insulating layer 107 is formed on the front surface, the back surface and the sidewalls of the core substrate 105 to wrap around the core substrate 105. The first insulating layer 107 may be a silicon oxide layer formed by a thermal oxidation or a deposition process. Thereafter, a polysilicon layer 108 is deposited on the first insulating layer 107 and on the front surface, the back surface and the sidewalls of the core substrate 105. The polysilicon layer 108 wraps around the first insulating layer 107 and the core substrate 105. The polysilicon layer 108 may be formed by a CVD process such as an APCVD process, a LPCVD process, or other suitable processes. In some embodiments, the thickness of the deposited polysilicon layer 108 may be from about 2 μm to about 15 μm or thicker.
[0033] Afterwards, at step S204, the deposited polysilicon layer 108 is treated by a polishing process to obtain a mirror-polished polysilicon layer 109 that wraps around the first insulating layer 107 and the core substrate 105. In some embodiments, the thickness of the mirror-polished polysilicon layer 109 may be from about 1 μm to about 10 μm. At step S204, in some embodiments, a second wafer 102 includes the core substrate 105, the first insulating layer 107 and the mirror-polished polysilicon layer 109. The first insulating layer 107 and the mirror-polished polysilicon layer 109 wrap around the core substrate 105. The polishing process may adjust the surface roughness of the mirror-polished polysilicon layer 109 and provide a better film quality for a device layer of MEMS devices.
[0034] Next, at step S205, the second wafer 102 is bonded with the first wafer 101 to cover the cavities 103, and then the semiconductor substrate 100A is obtained, where the mirror-polished polysilicon layer 109 is disposed between the first insulating layer 107 and the first wafer 101. The semiconductor substrate 100A includes the first wafer 101 having the cavities 103 on the upper surface of the first wafer 101.
[0035] The semiconductor substrate 100A further includes the second wafer 102 bonded with the first wafer 101 to cover the cavities 103. In one embodiment, the second wafer 102 includes the core substrate 105, the polysilicon layer 109 wrapping around the core substrate 105, and the first insulating layer 107 disposed between the core substrate 105 and the polysilicon layer 109. The first insulating layer 107 wraps around the core substrate 105 and may be formed of silicon oxide, silicon nitride, silicon oxynitride or a combination thereof. In some embodiments, the first insulating layer 107 is a silicon oxide layer formed by thermal oxidation of the core substrate 105. The first insulating layer 107 is formed to cover the front surface, the back surface and the sidewalls of the core substrate 105. Moreover, in some embodiments of the present disclosure, the polysilicon layer 109 is also called a mirror-polished polysilicon layer and wraps around the first insulating layer 107 and the core substrate 105. The mirror-polished polysilicon layer 109 has a lower surface roughness than that of a deposited polysilicon layer, i.e., the polysilicon layer 108 described above, thereby providing a device layer with better film quality for MEMS devices. In some embodiments, the thickness of the mirror-polished polysilicon layer 109 may be from about 1 μm to about 10 μm. The polysilicon layer 109 is formed on the first insulating layer 107 to cover the front surface, the back surface and the sidewalls of the core substrate 105.
[0036] Thereafter, at step S206, the semiconductor substrate 100A is treated to remove some portions of the second wafer 102. At this process stage, a portion of the core substrate 105, a portion of the first insulating layer 107 and a portion of the mirror-polished polysilicon layer 109 are remained on the first wafer 101 to be an intermediate structure 112. Subsequently, at step S207, the intermediate structure 112 is treated to completely remove the core substrate 105 and the first insulating layer 107. In some embodiments, the core substrate 105, the first insulating layer 107 and the mirror-polished polysilicon layer 109 may be removed by a BG process or a CMP process. As a result, the lower portion of the mirror-polished polysilicon layer 109 is remained on the first wafer 101 to be a polysilicon device layer 110 covering the cavities 103, and then a substrate 201 is obtained for fabricating MEMS devices.
[0037]
[0038] Next, at step S304, the deposited polysilicon layer 108 is treated by a polishing process to obtain a mirror-polished polysilicon layer 109 that wraps around the first insulating layer 107 and the core substrate 105. In some embodiments, the thickness of the mirror-polished polysilicon layer 109 may be from about 1 μm to about 10 μm. Thereafter, a second insulating layer 111 is formed on the mirror-polished polysilicon layer 109 to wrap around the mirror-polished polysilicon layer 109, the first insulating layer 107 and the core substrate 105. At step S304, in some embodiments, a second wafer 102 includes the core substrate 105, the first insulating layer 107, the mirror-polished polysilicon layer 109 and the second insulating layer 111.
[0039] Afterwards, at step S305, the second wafer 102 is bonded with the first wafer 101 to cover the cavities 103, and then the semiconductor substrate 100B is obtained, where the mirror-polished polysilicon layer 109 is disposed between the first insulating layer 107 and the first wafer 101. In addition, the second insulating layer 111 is disposed between the mirror-polished polysilicon layer 109 and the first wafer 101. The semiconductor substrate 100B includes the first wafer 101 having the cavities 103 on the upper surface of the first wafer 101. In addition, the semiconductor substrate 100B further includes the second wafer 102 bonded with the first wafer 101 to cover the cavities 103. The difference between the semiconductor substrate 100B at step S305 of
[0040] Next, at step S306, the semiconductor substrate 100B is treated to remove some portions of the second wafer 102. At this process stage, a portion of the core substrate 105, a portion of the first insulating layer 107, a portion of the mirror-polished polysilicon layer 109 and a portion of the second insulating layer 111 are remained on the first wafer 101 to be an intermediate structure 112.
[0041] Subsequently, at step S307, the intermediate structure 112 is treated to completely remove the core substrate 105 and the first insulating layer 107. In some embodiments, the core substrate 105, the first insulating layer 107, the mirror-polished polysilicon layer 109 and the second insulating layer 111 may be removed by a BG process or a CMP process. As a result, the lower portion of the mirror-polished polysilicon layer 109 and the lower portion of the second insulating layer 111 are remained on the first wafer 101 to cover the cavities 103, and then a substrate 202 is obtained for fabricating MEMS devices. The remained portion of the mirror-polished polysilicon layer 109 on the first wafer 101 is used as a polysilicon device layer 110 of the MEMS devices. The remained portion of the second insulating layer 111 is disposed between the polysilicon device layer 110 and the first wafer 101.
[0042]
[0043] Subsequently, at step S403, in some embodiments, an adhesion layer 113 is formed to wrap around the first wafer 101 and is also conformally formed on the sidewalls and the bottom surfaces of the cavities 103. The adhesion layer 113 may be a silicon oxide layer formed by a thermal oxidation or a deposition process.
[0044] Next, at step S404, in some embodiments, a core substrate 105 such as a Si wafer or silicon-containing wafer is provided. Subsequently, a first insulating layer 107 is formed on the front surface, the back surface and the sidewalls of the core substrate 105 to wrap around the core substrate 105. The first insulating layer 107 may be a silicon oxide layer formed by a thermal oxidation or a deposition process. Thereafter, a polysilicon layer is deposited on the first insulating layer 107 to wrap around the first insulating layer 107 and the core substrate 105. The deposited polysilicon layer is then treated by a polishing process to obtain a mirror-polished polysilicon layer 109 that wraps around the first insulating layer 107 and the core substrate 105. In some embodiments, the thickness of the mirror-polished polysilicon layer 109 may be from about 1 μm to about 10 μm. At step S404, in some embodiments, a second wafer 102 includes the core substrate 105, the first insulating layer 107 and the mirror-polished polysilicon layer 109. Both the first insulating layer 107 and the mirror-polished polysilicon layer 109 wrap around the core substrate 105. The mirror polishing process may adjust the surface roughness of the mirror-polished polysilicon layer 109 and provide a better film quality for a device layer of MEMS devices.
[0045] Thereafter, at step S405, the second wafer 102 is bonded with the first wafer 101 to cover the cavities 103, and then the semiconductor substrate 100C is obtained, where the mirror-polished polysilicon layer 109 is disposed between the first insulating layer 107 and the first wafer 101. In addition, the mirror-polished polysilicon layer 109 is disposed between the first insulating layer 107 and the adhesion layer 113. Fusion bonding takes place at the contact surface of the adhesion layer 113 and the cavities 103, and also take place at the contact surface of the adhesion layer 113 and the mirror-polished polysilicon layer 109, which increasing the adhesion of the mirror-polished polysilicon layer 109.
[0046] The semiconductor substrate 100C includes the first wafer 101 having the cavities 103 on the upper surface of the first wafer 101. In addition, the semiconductor substrate 100C further includes the second wafer 102 bonded with the first wafer 101 to cover the cavities 103. The difference between the semiconductor substrate 100C at step S405 of
[0047] Next, at step S406, the semiconductor substrate 100C is treated to remove some portions of the second wafer 102. At this process stage, a portion of the core substrate 105, a portion of the first insulating layer 107 and a portion of the mirror-polished polysilicon layer 109 are remained on the first wafer 101 to be an intermediate structure 112.
[0048] Subsequently, at step S407, the intermediate structure 112 is treated to completely remove the core substrate 105 and the first insulating layer 107. In some embodiments, the core substrate 105, the first insulating layer 107 and the mirror-polished polysilicon layer 109 may be removed by a BG process or a CMP process. As a result, the lower portion of the mirror-polished polysilicon layer 109 is remained on the first wafer 101 to be a polysilicon device layer 110, and then a substrate 203 is obtained for fabricating MEMS devices. The substrate 203 includes the polysilicon device layer 110, the adhesion layer 113 and the first wafer 101. The polysilicon device layer 110 covers the cavities 103 of the first wafer 101. The adhesion layer 113 is disposed between the polysilicon device layer 110 and the first wafer 101, and is conformally disposed on the sidewalls and the bottom surfaces of the cavities 103 and also wraps around the first wafer 101.
[0049]
[0050] Next, at step S504, in some embodiments, a core substrate 105 such as a Si wafer or silicon-containing wafer is provided. Subsequently, a first insulating layer 107 is formed on the front surface, the back surface and the sidewalls of the core substrate 105 to wrap around the core substrate 105. The first insulating layer 107 may be a silicon oxide layer formed by a thermal oxidation or a deposition process. Thereafter, a polysilicon layer is deposited on the first insulating layer 107 to wrap around the first insulating layer 107 and the core substrate 105. The deposited polysilicon layer is then treated by a polishing process to obtain a mirror-polished polysilicon layer 109 that wraps around the first insulating layer 107 and the core substrate 105. In some embodiments, the thickness of the mirror-polished polysilicon layer 109 may be from about 1 μm to about 10 μm. Subsequently, a second insulating layer 111 is formed on the mirror-polished polysilicon layer 109 to wrap around the mirror-polished polysilicon layer 109, the first insulating layer 107 and the core substrate 105. At step S504, in some embodiments, a second wafer 102 includes the core substrate 105, the first insulating layer 107, the mirror-polished polysilicon layer 109 and the second insulating layer 111. The mirror polishing process may adjust the surface roughness of the mirror-polished polysilicon layer 109 and provide a better film quality for a device layer of MEMS devices.
[0051] Thereafter, at step S505, the second wafer 102 is bonded with the first wafer 101 to cover the cavities 103, and then the semiconductor substrate 100D is obtained, where the mirror-polished polysilicon layer 109 is disposed between the first insulating layer 107 and the first wafer 101. In addition, the mirror-polished polysilicon layer 109 is disposed between the first insulating layer 107 and the second insulating layer 111. Moreover, the second insulating layer 111 is disposed between the mirror-polished polysilicon layer 109 and the adhesion layer 113.
[0052] The semiconductor substrate 100D includes the first wafer 101 having the cavities 103 on the upper surface of the first wafer 101. In addition, the semiconductor substrate 100D further includes the second wafer 102 bonded with the first wafer 101 to cover the cavities 103. The difference between the semiconductor substrate 100D at step S505 of
[0053] Afterwards, at step S506, the semiconductor substrate 100D is treated to remove some portions of the second wafer 102. At this process stage, a portion of the core substrate 105, a portion of the first insulating layer 107, a portion of the mirror-polished polysilicon layer 109 and a portion of the second insulating layer 111 are remained on the first wafer 101 to be an intermediate structure 112.
[0054] Next, at step S507, the intermediate structure 112 is treated to completely remove the core substrate 105 and the first insulating layer 107. In some embodiments, the core substrate 105, the first insulating layer 107, the mirror-polished polysilicon layer 109 and the second insulating layer 111 may be removed by a BG process or a CMP process. As a result, the lower portion of the mirror-polished polysilicon layer 109 and the lower portion of the second insulating layer 111 are remained on the first wafer 101 to cover the cavities 103, and then a substrate 204 is obtained for fabricating MEMS devices. The remained portion of the mirror-polished polysilicon layer 109 on the first wafer 101 is used as a polysilicon device layer 110 of the MEMS devices. The remained portion of the second insulating layer 111 is disposed between the polysilicon device layer 110 and the adhesion layer 113 on the first wafer 101. The substrate 204 includes the polysilicon device layer 110, the second insulating layer 111, the adhesion layer 113 and the first wafer 101. The polysilicon device layer 110 and the second insulating layer 111 cover the cavities 103 of the first wafer 101. The adhesion layer 113 is disposed between the second insulating layer 111 and the first wafer 101, and is conformally disposed on the sidewalls and the bottom surfaces of the cavities 103 and also wraps around the first wafer 101.
[0055] According to some embodiments of the present disclosure, MEMS devices using some of the aforementioned semiconductor substrates are provided.
[0056] Referring to
[0057] Referring to
[0058] Referring to
[0059] The MEMS structures and the substrates of the MEMS devices 200 as shown in
[0060] According to the embodiments of the present disclosure, the second wafers of the semiconductor substrates provide a polysilicon device layer for fabricating MEMS devices. The polysilicon device layer of the MEMS devices is formed by depositing and mirror-polishing a polysilicon layer, such that the polysilicon device layer has a precise thickness control to improve the performances of the MEMS devices. Moreover, the resistivity of the polysilicon device layer is precisely controlled by adjusting the doping level of the polysilicon layer. Therefore, the electrical performances of the MEMS devices using the polysilicon device layer are also enhanced.
[0061] In addition, according to the embodiments of the present disclosure, the semiconductor substrates for MEMS devices are fabricated without using an SOI wafer. Therefore, the fabrication of the semiconductor substrates of the present disclosure is less time-consuming and less cost than the conventional substrates of MEMS devices fabricated by using an SOI wafer.
[0062] Moreover, according to the embodiments of the present disclosure, the thickness of the polysilicon device layer and the dimensions of the cavities are adjusted based on the requirements of the MEMS devices during the fabrication of the semiconductor substrates. Therefore, the fabrication of the semiconductor substrates of the present disclosure has good process parameter control and more fabrication flexibility than the conventional substrates of MEMS devices fabricated by using an SOI wafer.
[0063] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.