METHOD FOR MANUFACTURING A SUBSTRATE FOR A FRONT-FACING IMAGE SENSOR
20220059603 · 2022-02-24
Inventors
- Walter Schwarzenbach (Saint Nazaire Les Eymes, FR)
- Ludovic Ecarnot (Grenoble, FR)
- Damien Massy (Grenoble, FR)
- Nadia Ben Mohamed (Echirolles, FR)
- Nicolas Daval (Goncelin, FR)
- Christophe Girard (Le Vernay, Theys, FR)
- Christophe Maleville (Lumbin, FR)
Cpc classification
H01L27/14683
ELECTRICITY
H01L31/1892
ELECTRICITY
H01L21/76254
ELECTRICITY
International classification
Abstract
A method of manufacturing a substrate for a front-facing image sensor, comprises:—providing a donor substrate comprising a semiconductor layer to be transferred,—providing a semiconductor carrier substrate,—bonding the donor substrate to the carrier substrate, an electrically insulating layer being at the bonding interface,—transferring the semiconductor layer to the carrier substrate,—implanting gaseous ions in the carrier substrate via the transferred semiconductor layer and the electrically insulating layer, and—after the implantation, epitaxially growing an additional semiconductor layer on the transferred semiconductor layer.
Claims
1. A method of fabricating a substrate for a front-side image sensor, comprising: providing a donor substrate comprising a semiconductor layer to be transferred; providing a semiconductor carrier substrate; bonding the donor substrate to the carrier substrate, an electrically insulating layer being at a bonding interface; transferring the semiconductor layer to the carrier substrate; implanting gaseous ions into the carrier substrate through the transferred semiconductor layer and the electrically insulating layer; and after the implantation, epitaxially growing an additional semiconductor layer on top of the transferred semiconductor layer.
2. The method of claim 1, further comprising a heat treatment carried out at a temperature suitable for causing cavities to develop from the implanted gaseous ions, the cavities forming a layer for trapping metal atoms in the carrier substrate.
3. The method of claim 2, wherein the heat treatment is carried out during the epitaxial growth of the additional semiconductor layer.
4. The method of claim 3, wherein a density of the cavities in the trapping layer is higher than or equal to 10.sup.15 cavities/cm.sup.3.
5. The method of claim 4, wherein each semiconductor layer comprises a silicon layer.
6. The method of claim 5, wherein the electrically insulating layer comprises a silicon oxide layer.
7. The method of claim 6, wherein the electrically insulating layer comprises a stack of dielectric and/or metal materials.
8. The method of claim 7, wherein a thickness of the electrically insulating layer is between 5 nm and 400 nm.
9. The method of claim 8, wherein the gaseous ions comprise helium ions.
10. The method of claim 9, wherein the transfer of the semiconductor layer comprises: forming a weakened zone in the donor substrate to define the semiconductor layer to be transferred; and after bonding, detaching the donor substrate along the weakened zone.
11. A method of fabricating a front-side image sensor, comprising the fabrication of a substrate using the process according to claim 1, the transferred semiconductor layer and the additional semiconductor layer together forming an active layer of the image sensor, and further comprising forming, in the active layer, a plurality of electrically isolating trenches to define a plurality of pixels.
12. The method of claim 8, wherein a thickness of the electrically insulating layer is between 30 nm and 150 nm.
13. The method of claim 2, wherein a density of the cavities in the trapping layer is higher than or equal to 10.sup.15 cavities/cm.sup.3.
14. The method of claim 1, wherein each semiconductor layer comprises a silicon layer.
15. The method of claim 1, wherein the electrically insulating layer comprises a silicon oxide layer.
16. The method of claim 1, wherein the electrically insulating layer comprises a stack of dielectric and/or metal materials.
17. The method of claim 1, wherein a thickness of the electrically insulating layer is between 5 nm and 400 nm.
18. The method of claim 1, wherein the gaseous ions comprise helium ions.
19. The method of claim 1, wherein the transfer of the semiconductor layer comprises: forming a weakened zone in the donor substrate to define the semiconductor layer to be transferred; and after bonding, detaching the donor substrate along the weakened zone.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0037] Other features and advantages of the present disclosure will emerge from the detailed description that follows, with reference to the accompanying drawings in which:
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
[0045]
[0046]
[0047]
[0048]
[0049]
[0050] To make the drawings clearer, the various layers have not been drawn to scale. Reference signs that are identical from one figure to the next have been used to reference elements that are identical or that perform the same function.
DETAILED DESCRIPTION
[0051]
[0052] The substrate successively comprises, from its back face to its front face, a carrier substrate 1, an electrically insulating layer 2 and a semiconductor layer 3, referred to as the active layer, which is intended for the formation of the pixels of the image sensor.
[0053] A trapping layer 4 for trapping metal atoms is arranged at a certain depth in the carrier substrate 1, not necessarily in contact with the electrically insulating layer 2. As will be described in detail below, the trapping layer 4 comprises cavities that develop from gaseous ions implanted into the carrier substrate under the effect of a heat treatment. The density of cavities in the trapping layer 4 is advantageously higher than or equal to 10.sup.15 cavities/cm.sup.3. The cavities make it possible to capture metal atoms that are present in the SOI substrate in the vicinity of the electrically insulating layer 2, which may negatively affect the correct operation of the sensor. These atoms may be initially present in the carrier substrate 1 and/or in the active layer 3 and diffuse through the SOI substrate under the effect of heat treatments until reaching the trapping layer 4, where they are captured.
[0054] The carrier substrate is advantageously a silicon, in particular, monocrystalline silicon, substrate.
[0055] The electrically insulating layer 2 may be a layer of silicon oxide, which is a conventional insulator in the field of silicon-on-insulator substrates.
[0056] Alternatively, the electrically insulating layer may consist of a stack of various dielectric and/or metal materials, such as what is known as an “ONO,” i.e., oxide-nitride-oxide, stack. The constituent materials of the stack are advantageously chosen so as to increase the reflectivity of the electrically insulating layer in the infrared in comparison with a layer of silicon oxide of the same total thickness. Preferably, a metal layer is encapsulated between two dielectric layers, which thus prevents any metal contamination of the active layer. This makes it possible to avoid the generation of electrical defects at the interface between the active layer and the electrically insulating layer and recombinations between the semiconductor material of the active layer and the metal components of the image sensor, which could dope the active layer.
[0057] According to one particular embodiment illustrated in
[0058] Particularly advantageously, whether it consists of one or of several materials, the electrically insulating layer 2 is thin, i.e., it is between 5 nm and 400 nm, and, preferably, between 30 nm and 150 nm, thick. Such a layer forms no barrier to the diffusion of metal, in particular, copper, atoms. It is therefore not necessary, as in document US 2010/0090303, to damage the electrically insulating layer locally in order to allow atoms to pass through.
[0059] The active layer is advantageously monocrystalline. As schematically shown in
[0060] The thickness of the active layer 3 is typically greater than or equal to 1 μm.
[0061] A process for fabricating the substrate of
[0062] With reference to
[0063] With reference to
[0064] With reference to
[0065] With reference to
[0066] A person skilled in the art is capable of defining the implantation parameters, in particular, the dose and implantation energy, so as to localize the gaseous ions 40 in a layer in the thickness of the carrier substrate 1. By way of indication, a dose of between 1E16 atoms/cm.sup.2 and 5E17atoms/cm.sup.2 is suitable for obtaining a density of cavities of at least 10E15 cavities/cm.sup.3. The implantation energy is typically between a few keV and 120 keV. A person skilled in the art will choose a suitable energy according to the thicknesses of the layers through which the ions have to pass for the ions to be localized in the carrier substrate below the electrically insulating layer.
[0067] A heat treatment is next carried out to develop cavities from the implanted gaseous ions in order to form a layer for trapping metal atoms. Generally speaking, this treatment involves heating the substrate to a temperature of between 850° C. and 1200° C. for a duration of between 30 minutes and 180 minutes. This heat treatment may be carried out as a specific step in the process. However, it may be advantageous to use the thermal budget of another step in the process, for example, a step of finishing the SOI substrate (such as an anneal for smoothing or for healing defects) or the epitaxy step carried out in order to grow the additional semiconductor layer 3b on top of the transferred semiconductor layer 3a.
[0068] As an alternative to the SMART CUT™ process described above, the semiconductor layer may be transferred, after bonding the donor substrate to the carrier substrate, by thinning the donor substrate from its face opposite the bonding interface, for example, by etching, until the desired thickness for the transferred semiconductor layer is obtained. The formation of the weakened zone is not necessary in this case.
[0069] Forming the trapping layer after bonding the donor substrate to the carrier substrate, rather than before as described in document US 2010/0090303, makes it possible to ensure that the surfaces to be bonded are of optimum quality and consequently that the adhesion between the two substrates is good, even if the electrically insulating layer is thin. Additionally, implanting the gaseous ions before the epitaxy of the additional semiconductor layer makes it possible to minimize the implantation energy and to avoid damaging the active layer.
[0070] With reference to
Experimental Results
[0071] SOI substrates such as illustrated in
[0072] The substrates then underwent heat treatments that SOI substrates, including the layer for trapping metal atoms, may undergo in order to check that the trapping layer is stable and remains operational even after having undergone a heat treatment with a high thermal budget (see
[0073]
[0074]
[0075]
[0076]
REFERENCES
[0077] U.S. Pat. No. 6,083,324
[0078] US 2010/0090303