COMPARATOR
20170302258 · 2017-10-19
Inventors
Cpc classification
International classification
Abstract
A comparator is disclosed, for comparing a first input voltage (e+) with a second input voltage (e−) and generating a corresponding output voltage (out). The comparator comprises: a first input terminal (e+) for receiving the first input voltage: a second input terminal (e−) for receiving the second input voltage; an output terminal (out) for outputting the output voltage; a first supply rail (VCC) for providing a first supply voltage; and a second supply rail (VDD) for providing a second supply voltage. The comparator further comprises: a follower stage comprising a first follower stage supply terminal coupled to the first supply rail, a second follower stage supply terminal coupled to the second supply rail, a follower stage input terminal coupled to the second input terminal, and a follower stage output terminal for providing a follower stage output voltage; and an inverter stage comprising a first inverter stage supply terminal coupled to the first supply rail, a second inverter stage supply terminal coupled to the follower stage output terminal, an inverter stage input terminal coupled to the first input terminal, and an inverter stage output terminal for providing an inverter stage output voltage and coupled to the output terminal.
Claims
1. A comparator for comparing a first input voltage with a second input voltage and generating a corresponding output voltage, the comparator comprising: a first input terminal for receiving the first input voltage: a second input terminal for receiving the second input voltage; an output terminal for outputting the output voltage; a first supply rail for providing a first supply voltage; and a second supply rail for providing a second supply voltage, the comparator further comprising: a follower stage comprising a first follower stage supply terminal coupled to the first supply rail, a second follower stage supply terminal coupled to the second supply rail, a follower stage input terminal coupled to the second input terminal, and a follower stage output terminal for providing a follower stage output voltage; and an inverter stage comprising a first inverter stage supply terminal coupled to the first supply rail, a second inverter stage supply terminal coupled to the follower stage output terminal, an inverter stage input terminal coupled to the first input terminal, and an inverter stage output terminal for providing an inverter stage output voltage and coupled to the output terminal.
2. A comparator in accordance with claim 1, wherein the follower stave comprises tuning means for adjusting the follower stage output voltage as a function of voltage provided to the follower stage input terminal.
3. A comparator in accordance with claim 2, wherein the follower stage tuning means comprises a resistor.
4. A comparator in accordance with claim 3, wherein said resistor is a variable resistor.
5. A comparator in accordance with any preceding claim 1, wherein the inverter stage comprises timing means for adjusting the inverter stage output voltage as a function of voltage provided to the inverter stage input terminal.
6. A comparator in accordance with claim 5, wherein the inverter stage tuning means comprises a resistor.
7. A comparator in accordance with claim 6, wherein said resistor is a variable resistor.
8. A comparator in accordance with claim 1, further comprising signal conditioning means coupled between the inverter stage output terminal and the comparator output terminal.
9. A comparator in accordance with claim 8, wherein the inverter stage output voltage has a first range, in use, determined by the voltage applied to the first supply rail and by the follower stage output voltage, and the signal conditioning means is adapted to generate, from the inverter stage output voltage, a comparator output voltage at the comparator output terminal having a second range, where the second range is larger than the first range.
10. A comparator in accordance with claim 9, wherein said second range extends substantially from a voltage supplied to the first supply rail to a voltage supplied to the second supply rail.
11. A comparator in accordance with claim 1, wherein the first supply voltage is a positive supply voltage.
12. A comparator in accordance with claim 1, wherein said second supply rail is connected to ground.
13. A comparator in accordance with claim 12, further comprising a voltage converter coupled to the first and second supply rails and to the second follower stage supply terminal and arranged to generate a negative supply voltage and supply said negative supply voltage to the second follower stage supply terminal.
14. A comparator in accordance with claim 1, wherein the second supply voltage is a negative supply voltage.
15. A comparator in accordance with claim 1, wherein the follower stage comprises a transistor.
16. A comparator in accordance with claim 15, wherein said transistor is an enhancement mode field effect transistor, FET.
17. A comparator in accordance with claim 16, wherein said FET has a gate terminal coupled to the follower stage input terminal, a drain terminal coupled to the first follower stage supply terminal, and a source terminal coupled to the follower stage output terminal and to the second follower stage supply terminal.
18. A comparator in accordance with claim 17, wherein the source terminal is coupled to the second follower stage supply terminal by a resistor.
19. A comparator in accordance with claim 1, wherein the inverter stage comprises a transistor,
20. A comparator in accordance with claim 19, wherein said inverter stage transistor is an enhancement mode field effect transistor, FET.
21. A comparator in accordance with claim 20, wherein said inverter stage FET has a gate terminal coupled to the inverter stage input terminal, a drain terminal coupled to the first inverter stage supply terminal and to the inverter stage output terminal, and a source terminal coupled to the follower stage output terminal.
22. A comparator in accordance with claim 21, wherein the inverter stage FET drain terminal is coupled to the first inverter stage supply terminal by a resistor.
23. A comparator in accordance with claim 1, further comprising; a controllable switching device arranged to couple the first follower stage supply terminal to the first supply rail, the switching device being controllable to switch between a first state, in which it electrically connects the first follower supply terminal to the first supply rail, and a second state, in which it electrically disconnects the first follower supply terminal from the first supply rail; and control means arranged to control the controllable switching device.
24. A comparator in accordance with claim 23, wherein said control means comprises an oscillator, having an output arranged to control the switching device to alternate between the first and second states.
25. A comparator in accordance with claim 1, further comprising filtering means arranged between the inverter stage output terminal and the comparator output terminal to filter at least one frequency component from the output voltage.
26. A comparator in accordance with claim 25, as depending from claim 24, wherein the oscillator output has a fundamental frequency, and the filtering means is arranged to filter out at least said fundamental frequency.
27. Apparatus including a comparator in accordance with claim 1.
28. A comparator, or apparatus including a comparator, substantially as hereinbefore described with reference to the accompanying drawings.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0023] Embodiments of the invention are further described hereinafter with reference to the accompanying drawings, in which:
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
DETAILED DESCRIPTION
[0031] Referring now to the figures,
[0032] A, indicated as 6 in the figure, is a follower stage with its output (e−Ref) equal to (e−) minus the follower stage transistor threshold voltage (Vth_e−). To identify the two Vths of the two transistors (of the follower and inverter stages respectively), we shall call them respectively (Vth_e−) and (Vth_e+)
[0033] B, indicated as 7 in the figure, is an inverter stage with its reference (i.e. the low supply voltage) being (e−Ref), so its output (e+Inverter) will be triggered when (e+) is higher than (e−Ref) plus its own (Vth_e+).
[0034] So, B (e+Inverter) is triggered when e+>(e−Ref)+Vth_e+, where (e−Ref)=(e−)−Vth_e−
[0035] So (e+Inverter) is triggered when e+>((e−)+Vth_e−)−Vth_e+
[0036] So (e+Inverter) is triggered when e+>((e−)+Vth_e−)−Vth_e+, and with everything else being equal, the comparator would trigger when e+>e−.
[0037] B's output signal (e+Inverter), is only a “half digital signal”, where its high level is close to VCC, but its low level is proportional to e− input, so a signal conditioning and conversion from “half digital signal” to digital is required in certain embodiments. This signal conditioning and conversion to a full digital signal (e.g. alternating between two supply rail voltages) is provided by the signal conditioning module 8 illustrated in
[0038]
[0039] Referring now to
[0040]
[0041] In the comparator of
[0042]
[0043] The comparator of
[0044] Referring now to
[0045] The pass band filter 20 is added at the output of the comparator (in fact, in this example, just before the comparator output terminal 3). The filter 20 is thus connected between the inverter output 74 and the comparator output 3. The embodiment of
[0046] Throughout the description and claims of this specification, the words “comprise” and “contain” and variations of them mean “including but not limited to”, and they are not intended to (and do not) exclude other moieties, additives, components, integers or steps.
[0047] Throughout the description and claims of this specification, the singular encompasses the plural unless the context otherwise requires. In particular, where the indefinite article is used, the specification is to be understood as contemplating plurality as well as singularity, unless the context requires otherwise.
[0048] Features, integers, characteristics, compounds, chemical moieties or groups described in conjunction with a particular aspect, embodiment or example of the invention are to be understood to be applicable to any other aspect, embodiment or example described herein unless incompatible therewith. All of the features disclosed in this specification (including any accompanying claims, abstract and drawings), and/or all of the steps of any method or process so disclosed, may be combined in any combination, except combinations where at least some of such features and/or steps are mutually exclusive. The invention is not restricted to the details of any foregoing embodiments. The invention extends to any novel one, or any novel combination, of the features disclosed in this specification (including any accompanying claims, abstract and drawings), or to any novel one, or any novel combination, of the steps of any method or process so disclosed.
[0049] The reader's attention is directed to all papers and documents which are filed concurrently with or previous to this specification in connection with this application and which are open to public inspection with this specification, and the contents of all such papers and documents are incorporated herein by reference.