RECTIFIER CIRCUIT, AND CORRESPONDING DEVICE AND METHOD

20170288568 · 2017-10-05

Assignee

Inventors

Cpc classification

International classification

Abstract

A rectifier cell includes a first cell branch and a second cell branch that extend in parallel between two opposite nodes receiving an a.c. signal. The first cell branch includes a first pair of transistors arranged with their current paths cascaded, with a first intermediate point in-between. The second cell branch includes a second pair of transistors arranged with their current paths cascaded, with a second intermediate point in-between. Each of the pairs of transistors includes a first transistor with a control terminal coupled to one of the two opposite nodes and a second transistor with a control terminal coupled to the other of the two opposite nodes. The bulks of the transistors receive voltages in order to vary the transistor threshold voltage by bringing the threshold voltage to a first value during forward conduction and to a second value during reverse conduction.

Claims

1. A rectifier circuit, comprising: at least one rectifier cell including a first and a second branch extending in parallel between two opposed nodes, wherein the first branch includes a first pair of transistors arranged with cascaded current paths with a first intermediate point therebetween, wherein the second branch includes a second pair of transistors arranged with cascaded current paths with a second intermediate point therebetween, wherein each of the first and second pairs of transistors includes a first transistor with a control terminal coupled to one of said opposed nodes and a second transistor with a control terminal coupled to the other of said opposed nodes, wherein an ac differential input signal applied across said opposed nodes produces a dc output voltage across said first and second intermediate points, the rectifier circuit further including conduction control terminals active on bulks of said first and transistors to vary a transistor threshold voltage thereof, with said threshold voltage at a first value during forward conduction of said transistors and at a second value during reverse conduction of said transistors, respectively.

2. The rectifier circuit of claim 1, wherein said first value is less than said second value.

3. The rectifier circuit of claim 1, wherein: the transistors of said first pair are of a first polarity; the transistors of said second pair are of a second polarity, opposite said first polarity, said conduction control terminals are configured to detect said differential ac input signal in phase and in phase opposition in said first pair and in said second pair of transistors, respectively.

4. The rectifier circuit of claim 1, wherein said conduction control terminals are configured to detect said differential ac input signal in phase and in phase opposition as a function of the corresponding transistor having its direct conduction window during the positive or negative half-wave of said differential ac input signal.

5. The rectifier circuit of claim 1, including input capacitors coupled to said opposed nodes to receive said differential ac input signal.

6. The rectifier circuit of claim 1, including a plurality of said rectifier cells, wherein the transistors of at least one cell of said plurality of rectifier cells have conduction control terminals coupled to opposed nodes of at least one other cell of said plurality of rectifier cells, the coupling formed by a dc component.

7. The rectifier circuit of claim 6, wherein, in said at least one cell of said plurality of cells, said first transistor of each pair and said second transistor of each pair have their conduction control terminals coupled, respectively, to said one and said other opposed node, respectively, of said at least one other cell of said plurality of cells.

8. The rectifier circuit according to claim 6, wherein, said at least one cell being the cell of order n in a plurality of N rectifier cells, said at least one other cell includes at least one of a cell of order n+i and a cell of order n+j in said plurality of cells.

9. The rectifier circuit of claim 8, wherein those cells in said plurality of N rectifier cells for which the relationship 1≦n+i≦N or the relationship 1≦n+j≦N does not hold have the bulks of the respective transistors referred to ground if n<1−i, j or to output if n>N−i, j.

10. The rectifier circuit according to claim 8, wherein, in said plurality of N cells: in said cell of order n, the transistors of said first pair are of a first polarity and the transistors of said second pair are of a second polarity, opposed to said first polarity, the transistors of said first pair in said cell of order n have their bulks coupled to one of the opposed nodes of said cell of order n+i, and the transistors of said second pair of said cell of order n have their bulks coupled to one of the opposed nodes of said cell of order n+j.

11. The rectifier circuit of claim 8, wherein said transistors include MOSFET transistors.

12. A device, including: a rectifier circuit, and at least one charge capacitor coupled to the output of said rectifier circuit for charging by a dc output voltage; wherein the rectifier circuit comprises: at least one rectifier cell including a first and a second branch extending in parallel between two opposed nodes, wherein the first branch includes a first pair of transistors arranged with cascaded current paths with a first intermediate point therebetween, wherein the second branch includes a second pair of transistors arranged with cascaded current paths with a second intermediate point therebetween, wherein each of the first and second pairs of transistors includes a first transistor with a control terminal coupled to one of said opposed nodes and a second transistor with a control terminal coupled to the other of said opposed nodes, wherein an ac differential input signal applied across said opposed nodes produces a dc output voltage across said first and second intermediate points, the rectifier circuit further including conduction control terminals active on bulks of said first and transistors to vary a transistor threshold voltage thereof, with said threshold voltage at a first value during forward conduction of said transistors and at a second value during reverse conduction of said transistors, respectively.

13. A method of operating a rectifier circuit, including at least one rectifier cell with a first and a second branch extending in parallel between two opposed nodes, wherein: the first branch includes a first pair of transistors of a first polarity arranged with cascaded current paths with a first intermediate point therebetween, the second branch includes a second pair of transistors of a second polarity arranged with cascaded current paths with a second intermediate point therebetween, each of said first and second pairs of transistors includes a first transistor with a control terminal coupled to one of said opposed nodes and a second transistor with a control terminal coupled to the other of said opposed nodes, the method including: applying an ac differential input signal across said opposed nodes to produce a dc output voltage across said first and second intermediate points, acting on the bulks of said transistors to vary the transistor threshold voltage by bringing said threshold voltage to a first value and to a second value during forward conduction and during reverse conduction of said transistors, respectively.

14. A rectifier circuit, comprising: a plurality of rectifier stages, wherein each rectifier stage comprises: a first node; a second node; a first pair of transistors of a first conductivity type having source-drain paths coupled in series between the first and second nodes, the first pair including a first transistor having a gate coupled to the second node and a second transistor having a gate coupled to the first node; and a second pair of transistors of a second conductivity type having source-drain paths coupled in series between the first and second nodes, the second pair including a third transistor having a gate coupled to the second node and a fourth transistor having a gate coupled to the first node; wherein bulk terminals of the first and third transistors are coupled to second nodes of other rectifier stages and wherein bulk terminals of the second and fourth transistors are coupled to first nodes of said other rectifier stages.

15. The rectifier circuit of claim 14, further comprising: a first input node; a second input node; wherein the first and second input nodes are configured to receive an a.c. input signal; a first capacitor coupled between the first input node and the first node; and a second capacitor coupled between the second input node and the second node.

16. The rectifier circuit of claim 14, further comprising: a first output node coupled to a node of the series coupling of the first pair of transistors; and a second output node coupled to a node of the series coupling of the second pair of transistors; wherein a d.c. output signal is generated at said first and second output nodes.

Description

BRIEF DESCRIPTION OF THE DRAWINGS

[0014] One or more embodiments will now be described, purely by way of non-limiting example, with reference to the annexed drawings, wherein:

[0015] FIG. 1 represents a functional block diagram of a transceiver system;

[0016] FIG. 2 exemplifies a basic circuit diagram of a charge pump;

[0017] FIG. 3 exemplifies a circuit diagram of a rectifier circuit;

[0018] FIG. 4 is a diagram of a multi-stage version of the circuit of FIG. 3;

[0019] FIG. 5 exemplifies a possible time plot in steady-state conditions of the current on the output node of the circuit of FIG. 3 during the positive half-wave of the input signal, also including the effect of a load current;

[0020] FIG. 6 is a circuit diagram exemplifying embodiments; and

[0021] FIG. 7 exemplifies a possible implementation of a harvester comprising possible embodiments.

DETAILED DESCRIPTION OF THE DRAWINGS

[0022] In the ensuing description, various specific details are illustrated, aimed at providing an in-depth understanding of various examples of embodiments of the present description. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that the various aspects of the embodiments will not be obscured.

[0023] Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Consequently, phrases such as “in an embodiment” or “in one embodiment” that may appear in various points of the present description do not necessarily refer exactly to one and the same embodiment. Furthermore, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.

[0024] The references used herein are provided simply for convenience and hence do not define the sphere of protection or the scope of the embodiments.

[0025] FIG. 1 illustrates a functional block diagram of a transceiver system. Such a system can be used, for example within a wireless sensor network, in which each individual node limits battery consumption or even does without its use (batteryless mode), so as to reduce the production and maintenance costs.

[0026] FIG. 1 shows, by way of example, a block diagram in which a transmitter (TX) block 1 in transmitting mode (on the left in the figure) produces an electrical signal such as to give rise to an electromagnetic wave irradiated by a transmitting antenna 7.

[0027] Once a distance d has been covered, this wave impinges upon a receiving antenna 8, which re-transforms it into an electrical signal. The block 2 provides the impedance matching (IM) between the antenna and the subsequent blocks (blocks 3, 5, and 6) and can be englobed in the receiving antenna 8, which is purposely designed.

[0028] The receiver (RX) 5, and a possible transmitter (TX) 6 provided for transmission in the opposite direction, are supplied with the electrical energy stored in an energy storage (ES) 4. The ES block 4 may comprise, for example, a rechargeable battery or a capacitance (capacitor or super-capacitor). The latter block may in turn be supplied by a circuit 3, the so-called harvester (HAR), which is able to obtain from the electrical signal received from the antenna 8 a d.c. signal that can be used for charging the block 4 so as to obtain the energy necessary for operation of the entire circuitry.

[0029] The role that this circuit performs in the system can be described and quantified with the Friis transmission equation, which, appropriately re-elaborated, supplies the power stored in the ES block 4 at output from the harvester HAR:

[00001] P stor = η ( 1 - | S 11 .Math. | 2 ) .Math. P t .Math. G t .Math. G r ( λ 4 .Math. π ) 2 .Math. 1 d n ( 1 )

where: η is the efficiency of the harvester understood as ratio between the d.c. stored power P.sub.stor and the a.c. power at output from the impedance matching block 2; S.sub.11 is the reflection coefficient seen by the antenna 8; P.sub.t is the power transmitted by the antenna 7; and G.sub.t and G.sub.r are the gain of the antenna 7 and the gain of the antenna 8, respectively.

[0030] The exponent n applied to the distance d between the nodes can range from 1.6 to 3.3 according to the environment in which the system is operating (for example, n=2 in the case of free space).

[0031] The wavelength λ may be determined from the context of application, with the power transmitted linked to current standards, and the gains of the antennas that may depend mainly upon the overall dimensions and upon the coverage constraints.

[0032] Assuming, as is reasonable to do, that the circuit is well matched to the antenna, the improvement in the efficiency η in principle enables an increase in the distance d between the nodes.

[0033] This condition, considering that the d.c. stored power P.sub.stor is a specification fixed by the context of application, may mean that the harvester 3 is able to work with a lower incident power, i.e., that the circuit exhibits a higher sensitivity.

[0034] From the standpoint of implementation, circuits of the type considered herein may be implemented starting from two main topologies.

[0035] The first is a charge pump according to the Dickson scheme, the single-stage version of which is illustrated in FIG. 2. Here two transistors (for example, MOSFETs) M.sub.1, M.sub.2 are set with their (source-to-drain) current paths cascaded between a ground terminal and a d.c. output terminal DCout with an a.c. differential supply ACin+, ACin− applied via two capacitors C.sub.1 and C.sub.2 to the intermediate point between the transistors M.sub.1, M.sub.2 and to the d.c. output terminal DCout.

[0036] By applying a sinusoidal signal v.sub.in=v.sub.in sin(ωt) to the terminals ACin+ and ACin−, the circuit in question can supply a rectified waveform at the output terminal DCout.

[0037] In fact, during the negative half-wave, the transistor M.sub.1 is on, whereas the transistor M.sub.2 is off, so that the capacitance C.sub.1 is charged with a voltage level equal to the amplitude of the input signal V.sub.in minus the threshold voltage v.sub.th of the transistor M.sub.1. During the positive half-wave, the transistor M.sub.1 is off, and the transistor M.sub.2 is on, so that there is a passage of charge from the capacitance C.sub.1 to the capacitance C.sub.2. Assuming, as is reasonable to do, that the two transistors are the same and have practically the same threshold voltage, the level of output voltage DCout, but for the capacitive voltage divisions present in the network, hence settles at a d.c. value:


V.sub.DCout=2(V.sub.in−V.sub.th)   (2)

The loss in efficiency due to the threshold voltages renders this topology far from suited to working with very low input powers, even in the presence of compensation techniques designed to improve the overall efficiency thereof.

[0038] A second topology to which reference may be made is the one deriving from a double-half-wave rectifier in which the transistors, instead of being diode-connected, are connected as exemplified in FIG. 3 (according to a diagram that may be defined as “gate-coupled rectifier circuit”) in such a way as to compensate for the losses due to the threshold voltages.

[0039] In this case, an a.c. differential supply ACin+, ACin− is applied via two capacitors C (which may be present only in the multi-stage version that will be illustrated hereinafter) at the opposite terminals of a cell comprising two branches in parallel, with: [0040] the first branch comprising a pair of pMOS transistors, M.sub.P1 and M.sub.P2, arranged with their current paths (source-to-drain or drain-to-source) cascaded; [0041] the second branch comprising a pair of nMOS transistors, M.sub.N1 and M.sub.N2, which are likewise arranged with their current paths cascaded; [0042] the gates of the transistors M.sub.P2 and of M.sub.N2 coupled to the terminal of the cell applied (via the first capacitor C) to which is the signal ACin+; [0043] the gate of the transistors M.sub.P1 and of M.sub.N1 coupled to the terminal of the cell applied (via the second capacitor C) to which is the signal ACin−; and [0044] a charge capacitor C.sub.L set between the intermediate points of the two pairs of transistors (M.sub.P1, M.sub.P2 and M.sub.N1, M.sub.N2, respectively) with its terminals connected to ground and to the d.c. output terminal DCout, respectively.

[0045] In the diagram of FIG. 3, during the positive half-wave of the input signal, the pMOS transistor M.sub.P1 and the nMOS transistor M.sub.N2 are on, whereas the pMOS transistor M.sub.P2 and the nMOS transistor M.sub.N1 are off, so that the current flows through the charge capacitor C.sub.L set between the terminal DCout and ground.

[0046] During the negative half-wave, the transistors M.sub.P2 and M.sub.N1 are on, whereas the transistors M.sub.P1 and M.sub.N2 are off, but the current still flows in the same direction. This leads to an accumulation of charge in the output capacitance C.sub.L, thus generating a d.c. voltage.

[0047] In this case, the voltage drops between the input and the output are mainly due to the resistances present on the transistors in conduction (on-resistances), so that the voltage losses are one order of magnitude lower than in the case of the basic Dickson topology of FIG. 2.

[0048] According to the effective voltage DCout that it is desired to obtain, it is possible to resort to a multi-stage version of the aforesaid circuit, as exemplified in FIG. 4, where each stage 1, 2, . . . , N reproduces the same scheme as the one presented in FIG. 3, and the charge capacitor C.sub.L is set between the last stage or cell and ground (on the right in the figure).

[0049] The use of a number of stages in parallel with respect to the input generates at output (i.e., on the charge capacitor C.sub.L) a voltage equal to


V.sub.L=N(V.sub.in−V.sub.cn)   (3)

where N is the number of stages and v.sub.on the generic drop due to the on-resistances of the transistors.

[0050] Each stage is capacitively coupled to the input by means of the capacitors C.sub.P present in FIG. 4 so as to conserve the contribution of charge of each stage in order to reach the final voltage V.sub.L.

[0051] Albeit overcoming the problems deriving from the threshold-voltage loss described for the basic Dickson topology, the solution exemplified in FIGS. 3 and 4 may present a reduction of efficiency represented by the presence of reverse currents that tend to discharge the output capacitance.

[0052] With reference to the pMOS transistor M.sub.P1, the forward-conduction window represents the period of time during which the transistor enables passage of a current from input to output at the positive half-wave of the input signal. In the remaining portion of time, i.e., the reverse-conduction window, the pMOS transistor M.sub.P1 undergoes a sort of swap between source and drain, triggering a reverse current conduction that discharges the output capacitance.

[0053] Ultimately, even though the transistor M.sub.P1 is on during the positive half-wave of the input signal, conduction in the desired direction occurs to a first approximation only when


v.sub.in>V.sub.OUT   (4)

where v.sub.OUT is the voltage DCout of the single stage.

[0054] The graph represented with a solid line in FIG. 5 exemplifies a possible plot of the current I in steady-state conditions on the output node of the individual stage of FIG. 3 in which also the effect of a current load at output is included, as illustrated in the multi-stage version of FIG. 5, whereas the plot of the input voltage v.sub.in and of the output voltage v.sub.OUT are represented with dotted lines, where areas of the current I less than zero are the reverse-conduction windows with respect to the angle of conduction (on the abscissa).

[0055] It may likewise be noted that, according to the specification on the output voltage and to the number of stages, it cannot be taken for granted that a gate-coupled rectifier as exemplified herein necessarily works with an input voltage higher than V.sub.th and that the only operating constraint is represented by Eq. (4).

[0056] To overcome the problems of reduction of efficiency due to the reverse currents it is possible to introduce various compensation techniques.

[0057] For instance, in the paper by S. S. Chouhan and K. Halonen, “A modified cross coupled rectifier based charge pump for energy harvesting using RF to DC conversion”, 2013 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), PP. 1, 4, 8-12 Sep. 2013 (incorporated by reference), it is envisaged that two main pMOS transistors can be diode-connected to prevent reverse conduction by adding two auxiliary pMOS transistors with two capacitors in such a way as to compensate for the threshold-voltage loss just produced on the main pMOS transistors.

[0058] In the paper by P. Kamalinejad, K. Keikhosravy, R. Molavi, S. Mirabbasi, and V.C.M. Leung, “Efficiency enhancement techniques and a dual-band approach in RF rectifiers for wireless power harvesting”, in 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), PP. 2049-2052, 1-5 Jun. 2014 (incorporated by reference), auxiliary stages are instead introduced in such a way as to supply at input to the main stage appropriate voltage offsets that maximize the efficiency of the system.

[0059] These two techniques just described are, however, invasive for the system. In fact, additional losses are introduced, such as to render problematical operation with a low level of input power, albeit introducing improvements on the efficiency of the system for levels of input power such as to render the losses introduced negligible.

[0060] An ideally more effective solution is described in P. T. Theilmann, C. D. Presti, D. J. Kelly, and P. M. Asbeck, “A pW Complementary Bridge Rectifier With Near Zero Turn-on Voltage in SOS CMOS for Wireless Power Supplies” in IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS, VOL. 59, NO. 9, pp. 2111-2124, September 2012 (incorporated by reference) in which a stage referred to as “complementary stage” is added formed by four diode-connected transistors with ideally zero threshold voltage to prevent the losses discussed previously.

[0061] Production of the zero-threshold transistors, however, requires adoption of a purposely provided technology that inevitably leads to an increase in the costs of the system.

[0062] It is consequently pointed out that it is possible to modify the gate-coupled rectifier exemplified previously in such a way that the modification made proves far from invasive in regard to the system, enabling operation with (very) low levels of incident power.

[0063] In one or more embodiments, this modification may be directed to containment of the reverse current, without altering operation of the circuit during the forward-conduction phase, so as to increase the overall efficiency of the rectifier. In fact, by limiting the reverse current that discharges the capacitor C.sub.L, a lower forward current is required for maintaining the required level of output voltage. In one or more embodiments, a dynamic variation of the threshold of this sort may enable not only increase of forward conduction and reduction of reverse conduction, but also limitation of reverse conduction, without altering operation in forward conduction.

[0064] In practice, in steady-state conditions, by removing less charge from the capacitor C.sub.L during each conduction cycle, the circuit is required to supply less charge during forward conduction in order to maintain the same voltage level on the capacitor C.sub.L. This results in a lower input current given the same voltage, and hence a higher efficiency.

[0065] A corresponding diagram is exemplified in FIG. 6.

[0066] In this case, an a.c. differential signal V.sub.in.sup.+, V.sub.in.sup.− is applied via two capacitors C.sub.P at the opposite terminals of a cell or stage n comprising two branches in parallel, with: [0067] the first branch including a pair of transistors (for example, pMOS transistors) M.sub.P1 and M.sub.P2 arranged with their (source-to-drain or drain-to-source) current paths cascaded; [0068] the second branch including a pair of transistors (for example, nMOS transistors) M.sub.N1 and M.sub.N2, which are also arranged with their current paths cascaded; [0069] the control terminals (gates) of the transistors M.sub.P2 and M.sub.N2 coupled to the terminal of the cell, applied to which, on an “internal” node, is a signal V.sub.A.sup.(n), corresponding to the signal V.sub.in.sup.+ applied via the first capacitor C.sub.P; [0070] the control terminals (gates) of the transistors M.sub.N1 and M.sub.P1 coupled to the terminal of the cell, applied to which, on another internal node, is a signal V.sub.B.sup.(n), corresponding to the signal V.sub.in.sup.− applied via the second capacitor C.sub.P.

[0071] Starting from the expressions of the threshold voltages of a MOSFET


v.sub.th.sup.nMOS=V.sub.th,0+γ(√{square root over (2φ.sub.f+v.sub.SB)}−√{square root over (2φ.sub.f)})   (5)


v.sub.th.sup.pMOS=V.sub.th,0+γ(√{square root over (2φ.sub.f+v.sub.BS)}−√{square root over (2φ.sub.f)})   (6)

it has been noted that it is possible to act on the bulk voltages of the transistors M.sub.N1, M.sub.N2, M.sub.P1 and M.sub.P2, i.e., V.sub.b,N1.sup.(n), V.sub.b,N2.sup.(n), V.sub.b,P1.sup.(n), V.sub.b,P2.sup.(n), respectively, to limit reverse conduction, without having a negative impact upon the forward conduction, via dynamic variation of the threshold voltage.

[0072] In this regard, it may be noted that described in the paper by J. Shin, et al.: “A new charge pump without degradation in threshold voltage due to body effect [memory applications]” in IEEE JOURNAL OF SOLID-STATE CIRCUITS, vol. 35, no. 8, pp. 1227-1230, August 2000 (incorporated by reference) is a dynamic variation of the threshold of a Dickson charge pump via auxiliary transistors that connect the bulks of the main transistors alternatively to two different nodes of the system. Also in this case, the additional elements introduce losses in the system such as to render problematical operation of the circuit at low levels of input power.

[0073] One or more embodiments enable a dynamic compensation of the threshold to be obtained, without adding invasive elements to the original system.

[0074] In one or more embodiments, the signals to be applied to the bulks of the circuit proposed may be in phase or in phase opposition with the input signal according to whether the corresponding transistor is of a p type or of an n type and to whether it has its own forward-conduction window during the positive or negative half-wave of the input signal; in this way, it is possible to enable the threshold voltage to reach a first (minimum) value during the forward-conduction window and a second (maximum) value in the case of reverse conduction.

[0075] Furthermore, these signals may have a level of d.c. voltage such as to achieve a good compromise between forward and reverse conduction.

[0076] It has likewise been noted, for example with reference to FIG. 4, that—without having to add components to the circuit—the waveforms in the internal nodes of the circuit respect the aforesaid requisites since they have the following evolution:

[00002] v A ( n ) = ( n - 1 2 ) .Math. V OUT + 1 2 .Math. α .Math. .Math. v in ( t ) ; i = 1 , 2 , .Math. , N ( 7 ) v B ( n ) = ( n - 1 2 ) .Math. V OUT - 1 2 .Math. α .Math. .Math. v in ( t ) ( 8 )

where α takes into account the capacitive voltage division between the capacitors C.sub.P and the internal nodes A and B of the circuit.

[0077] With reference to the generic cell or stage n of FIG. 6, according to the evaluations on the sign of the bulk signal made previously, the transistors M.sub.P1 and M.sub.N1 can be connected to corresponding signals v.sub.B, whereas the transistors M.sub.P2 and M.sub.N2 will have to be connected to appropriate signals v.sub.A chosen from among all those available within the circuit.

[0078] Taking into account Eqs. (7) and (8) and since the signals in question mainly differ for their d.c. component, it is possible to determine this component.

[0079] For instance, it is possible to apply to each bulk of each transistor of the n-th cell ideal signals with variable component of appropriate sign equal to 0.5.Math.αv.sub.in.

[0080] To each signal there may then be associated a d.c. component equal, respectively, to V.sub.p,OPT and V.sub.n,OPT, the value of which can be determined so as to increase the overall efficiency of the cell.

[0081] By equalling these values with the d.c. components present in Eqs. (7) and (8), there is obtained the index n+i for the stage to which to connect the bulks of the pMOS transistors of the n-th cell and the index n+j to which to connect the bulks of the nMOS transistors.

[0082] The values i, j (which may be referred to as “compensation indices”) may be given by

[00003] i = [ V p , OPT V OUT + 1 2 - n ] ( 9 ) j = [ V n , OPT V OUT + 1 2 - n ] ( 10 )

where the symbol [] that indicates the closest integer.

[0083] If we assume, as is reasonable to do, that we are working with cascades of identical cells, the values of the compensation indices may be extended to any stage since the following expressions apply:


V.sub.n,OPT.sup.(n)=V.sub.n,OPT.sup.(1)+(n−1)V.sub.OUT   (11)


V.sub.p,OPT.sup.(n)=V.sub.p,OPT.sup.(1)+(n−1)V.sub.OUT   (12)

[0084] Consequently, the knowledge of i and j enables identification of the way in which to connect the bulks of the transistors of the circuit for the purposes of maximization of the total efficiency of the harvester.

[0085] For the n-th cells such that the condition 1≦n+i≦N (1≦n+j≦N) does not hold, the bulks of the corresponding transistors may be connected, respectively, to ground if n<1−i, j or to the output if n>N−i, j.

[0086] By virtue of the considerations set forth, FIG. 7 exemplifies a form of harvester comprising N stages and with compensation indices i, j. Even though not explicitly represented in FIG. 7, the connection of the charge capacitor C.sub.L may be the same as that represented in FIG. 4, i.e., between the output V.sub.OUT.sup.(N) of the last cell or stage and ground.

[0087] It has been found that, in the case of circuits designed for providing a maximum of the efficiency with a specification on the output voltage equal to 2.4 V, and with a steady-state current equal to 1 μA (10.sup.−6 A), by virtue of the specifications and technology used, an embodiment compensated with 10 stages can reach an efficiency of 70%, presenting a sensitivity of approximately −25 dBm.

[0088] The degree of the improvement over the original version and the choice of the number of stages as a function of the desired efficiency may be linked to the specifications imposed at output and upon the technology adopted.

[0089] In brief, compensation of the reverse currents exemplified herein enables an increase in the efficiency of a harvester deriving from a double-half-wave rectifier, without adding elements such as to introduce, for example, additional losses to the system, enabling the circuit to function with very low levels of input power.

[0090] One or more embodiments may consequently regard a rectifier circuit, comprising at least one rectifier cell (see, for example, FIG. 6) with a first cell branch and a second cell branch, which extend in parallel between two opposite nodes (for example, V.sub.A.sup.(n), V.sub.V.sup.(n)), wherein: [0091] the first branch comprises a first pair of transistors (e.g., M.sub.P1 and M.sub.P2) that may be of a first polarity (e.g., pMOS transistors) arranged with their current paths cascaded, with a first intermediate point (e.g., V.sub.OUT.sup.(n)) in-between; [0092] the second branch comprises a second pair of transistors (e.g., M.sub.N1 and M.sub.N2), which may have a second polarity (e.g., nMOS transistors), opposite to the aforesaid first polarity, arranged with their current paths cascaded, with a second intermediate point (e.g., V.sub.OUT.sup.(n−1)) in-between; [0093] each of the above pairs of transistors comprises a first transistor (e.g., M.sub.P2, M.sub.N2) with its control terminal (e.g., the gate) coupled to one (V.sub.A.sup.(n)) of said opposite nodes and a second transistor (e.g., M.sub.N1, M.sub.P1) with its control terminal (e.g., the gate) coupled to the other (V.sub.B.sup.(n)) of said opposite nodes, so that an a.c. differential input signal (e.g., V.sub.in.sup.+, V.sub.in.sup.−) across the aforesaid opposite nodes produces (e.g., according to a double-half-wave scheme of a gate-coupled type), a d.c. output voltage across said first and second intermediate points (e.g., V.sub.OUT.sup.(n)−V.sub.OUT.sup.(n−1)); and [0094] the circuit comprises conduction control terminals (V.sub.b,N1.sup.(n), V.sub.b,N2.sup.(n), V.sub.b,P1.sup.(n), V.sub.b,P2.sup.(n)) acting on the bulks of the above transistors for varying the threshold voltage of the transistors themselves, with the aforesaid threshold voltage, for example having an evolution of a sinusoidal type, such as to reach a first value and a second value, respectively, during forward conduction and during reverse conduction of the transistors.

[0095] In one or more embodiments, the above first value may be lower than the above second value, thus favouring forward conduction over the reverse conduction.

[0096] One or more embodiments may envisage that: [0097] the transistors of the aforesaid first pair (M.sub.P1 and M.sub.P2) are of a first polarity (e.g., of a p type); [0098] the transistors of the aforesaid second pair (M.sub.N1 and M.sub.N2) are of a second polarity (e.g., of an n type), opposite to the first polarity; and [0099] the aforesaid conduction control terminals (V.sub.b,N1.sup.(n), V.sub.b,N2.sup.(n), V.sub.b,P1.sup.(n), V.sub.b,P2.sup.(n)) are configured for detecting the aforesaid a.c. differential input signal (V.sub.in.sup.+, V.sub.in.sup.−) in phase and, respectively, in phase opposition in the aforesaid first pair (M.sub.P1 and M.sub.P2) and in the aforesaid second pair (M.sub.N1 and M.sub.N2).

[0100] In one or more embodiments, the aforesaid conduction control terminals may be configured for detecting the aforesaid a.c. differential input signal in phase and, respectively, in phase opposition according to whether the corresponding transistor has its own forward-conduction window during the positive half-wave or during the negative half-wave of the aforesaid a.c. differential input signal.

[0101] One or more embodiments may include input capacitors (e.g., C.sub.P) coupled to the aforesaid opposite nodes for receiving the aforesaid a.c. differential input signal.

[0102] In one or more embodiments, the transistors of at least one cell of the aforesaid plurality of cells may present conduction control terminals coupled to the opposite nodes of at least one other cell of the aforesaid plurality of cells, the coupling preferentially comprising a d.c. component (see, for example, V.sub.p,OPT and V.sub.n,OPT).

[0103] In one or more embodiments, in the aforesaid at least one cell of the aforesaid plurality of cells, the aforesaid first transistor of each pair, and the aforesaid second transistor of each pair may present conduction control terminals coupled, respectively, to the aforesaid one and to the aforesaid other of the opposite nodes of the aforesaid at least one other cell of the plurality of cells.

[0104] In one or more embodiments, the aforesaid at least one cell may be the cell of order n in a plurality of N cells, and the aforesaid at least one other cell may comprise at least one between a cell of order n+i and a cell of order n+j in the aforesaid plurality of N cells.

[0105] In one or more embodiments, the cells of said plurality of N cells for which the condition 1≦n+i≦N or else the condition 1≦n+j≦N does not hold can have the bulks of the corresponding transistors (M.sub.P1, M.sub.P2, M.sub.N1 and M.sub.N2) connected, respectively, to ground if n<1−i, j or to output if n>N−i,j.

[0106] In one or more embodiments, in the aforesaid plurality of N cells: [0107] in the cell of order n, the transistors of the first pair (M.sub.P1 and M.sub.P2) may have a first polarity (e.g., of a p type) and the transistors of the second pair (M.sub.N1 and M.sub.N2) may have a second polarity (e.g., of an n type), opposite to the first polarity; [0108] the transistors of the aforesaid first pair (M.sub.P1 and M.sub.P2) of the cell of order n may have their bulk coupled to one of the opposite nodes (V.sub.A.sup.(n+1), V.sub.B.sup.(n+i)) of the cell of order n+i; and [0109] the transistors of the aforesaid second pair (M.sub.N1 and M.sub.N2) of the cell of order n may have their bulk coupled to one of the opposite nodes (V.sub.A.sup.(n+j), V.sub.B.sup.(n+j)) of the cell of order n+j.

[0110] In one or more embodiments, the aforesaid transistors may be MOSFETs.

[0111] According to one or more embodiments, a device such as a charge harvester may comprise: [0112] a rectifier circuit according to any one of the preceding claims; and [0113] at least one charge capacitor (e.g., 4, C.sub.L) coupled to the output of the rectifier circuit so as to be charged by the aforesaid d.c. output voltage.

[0114] One or more embodiments may regard a method for operating a rectifier circuit comprising at least one rectifier cell with a first cell branch and a second cell branch, which extend in parallel between two opposite nodes (V.sub.A.sup.(n), V.sub.B.sup.(n)), wherein: [0115] the first branch includes a first pair of transistors (M.sub.P1 and M.sub.P2) arranged with their current paths cascaded, with a first intermediate point (V.sub.OUT.sup.(n)) in-between; [0116] the second branch includes a second pair of transistors (M.sub.N1 and M.sub.N2) arranged with their current paths cascaded, with a second intermediate point (V.sub.OUT.sup.(n)) in-between; [0117] each of said pairs of transistors (M.sub.P1, M.sub.P2; M.sub.N1, M.sub.N2) comprises a first transistor (M.sub.P2, M.sub.N2) with its control terminal coupled to one (V.sub.A.sup.(n)) of the aforesaid opposite nodes and a second transistor (M.sub.N1, M.sub.Pi) with its control terminal coupled to the other (V.sub.B.sup.(n)) of the aforesaid opposite nodes.

[0118] In one or more embodiments, the above method may include: [0119] applying an a.c. differential input signal across the aforesaid opposite nodes thus producing a d.c. output voltage across the aforesaid first and second intermediate points; and [0120] acting on the bulks of the transistors of the aforesaid transistors for varying the threshold voltage of the transistors themselves by bringing the threshold voltage to a first value and to a second value, respectively, during forward conduction and during reverse conduction of the aforesaid transistors.

[0121] Of course, without prejudice to the underlying principles, the details of construction and the embodiments may vary, even significantly, with respect to what has been illustrated herein purely by way of non-limiting example, without thereby departing from the sphere of protection of the invention, which is defined by the annexed claims.