G11C19/38

One direction-shift register aliasing table circuit suitable for use in microprocessors
11817162 · 2023-11-14 ·

Disclosed are hardware configurations of the Register Aliasing Table (RAT) which are suitable for use in structures such as modern microprocessor, microcontroller, CPU etc. that use pipe line technique, perform multi-command operations, prevents Write After Read (WAR), Write After Write (WAW), Read After Write (RAW) dependencies. The Register Aliasing Table provides a circuit which consumes less energy, uses less space and has low latency compared to the applications in the state of the art.

ONE DIRECTION-SHIFT REGISTER ALIASING TABLE CIRCUIT SUITABLE FOR USE IN MICROPROCESSORS
20220254423 · 2022-08-11 ·

Disclosed are hardware configurations of the Register Aliasing Table (RAT) which are suitable for use in structures such as modern microprocessor, microcontroller, CPU etc. that use pipe line technique, perform multi-command operations, prevents Write After Read (WAR), Write After Write (WAW), Read After Write(RAW) dependencies. The Register Aliasing Table provides a circuit which consumes less energy, uses less space and has low latency compared to the applications in the state of the art.

ONE DIRECTION-SHIFT REGISTER ALIASING TABLE CIRCUIT SUITABLE FOR USE IN MICROPROCESSORS
20220254423 · 2022-08-11 ·

Disclosed are hardware configurations of the Register Aliasing Table (RAT) which are suitable for use in structures such as modern microprocessor, microcontroller, CPU etc. that use pipe line technique, perform multi-command operations, prevents Write After Read (WAR), Write After Write (WAW), Read After Write(RAW) dependencies. The Register Aliasing Table provides a circuit which consumes less energy, uses less space and has low latency compared to the applications in the state of the art.

Image sensing system and image sensing data processing method
11838659 · 2023-12-05 · ·

An image sensing system comprising: a storage device, comprising at least two first registers, wherein a number of the first registers following a first direction of the storage device is larger than a number of the first registers following a second direction of the storage device; a filter, comprising at least two second registers; and an SIPO (serial in parallel out) circuit, coupled between the storage device and the filter.

Image sensing system and image sensing data processing method
11838659 · 2023-12-05 · ·

An image sensing system comprising: a storage device, comprising at least two first registers, wherein a number of the first registers following a first direction of the storage device is larger than a number of the first registers following a second direction of the storage device; a filter, comprising at least two second registers; and an SIPO (serial in parallel out) circuit, coupled between the storage device and the filter.

Operation of an ultrasonic sensor

In a method of using an ultrasonic sensor comprising a two-dimensional array of ultrasonic transducers, a plurality of ultrasonic signals are transmitted according to a beamforming pattern at a position of the two-dimensional array. The beamforming pattern focuses the plurality of ultrasonic signals to location above the two-dimensional array, wherein the beamforming pattern identifies ultrasonic transducers of the two-dimensional array that are activated during transmission of the ultrasonic signals, and wherein at least some ultrasonic transducers of the beamforming pattern are phase delayed with respect to other ultrasonic transducers of the beamforming pattern. At least one reflected ultrasonic signal is received at the position according to a receive pattern, wherein the receive pattern identifies at least one ultrasonic transducers of the two-dimensional array that is activated during the receiving. The transmitting and the receiving are repeated at a plurality of positions of the two-dimensional array.

Operation of an ultrasonic sensor

In a method of using an ultrasonic sensor comprising a two-dimensional array of ultrasonic transducers, a plurality of ultrasonic signals are transmitted according to a beamforming pattern at a position of the two-dimensional array. The beamforming pattern focuses the plurality of ultrasonic signals to location above the two-dimensional array, wherein the beamforming pattern identifies ultrasonic transducers of the two-dimensional array that are activated during transmission of the ultrasonic signals, and wherein at least some ultrasonic transducers of the beamforming pattern are phase delayed with respect to other ultrasonic transducers of the beamforming pattern. At least one reflected ultrasonic signal is received at the position according to a receive pattern, wherein the receive pattern identifies at least one ultrasonic transducers of the two-dimensional array that is activated during the receiving. The transmitting and the receiving are repeated at a plurality of positions of the two-dimensional array.

TWO DIMENSIONAL MASKED SHIFT INSTRUCTION
20210165656 · 2021-06-03 ·

An image processor is described. The image processor includes a two dimensional shift register array that couples certain ones of its array locations to support execution of a shift instruction. The shift instruction is to include mask information. The mask information is to specify which of the array locations are to be written to with information being shifted. The two dimensional shift register array includes masking logic circuitry to write the information being shifted into specified ones of the array locations in accordance with the mask information.

TWO DIMENSIONAL MASKED SHIFT INSTRUCTION
20210165656 · 2021-06-03 ·

An image processor is described. The image processor includes a two dimensional shift register array that couples certain ones of its array locations to support execution of a shift instruction. The shift instruction is to include mask information. The mask information is to specify which of the array locations are to be written to with information being shifted. The two dimensional shift register array includes masking logic circuitry to write the information being shifted into specified ones of the array locations in accordance with the mask information.

ARRAY SUBSTRATE AND METHOD OF MANUFACTURING THE SAME, PIXEL DRIVING METHOD, AND DISPLAY PANEL

An array substrate includes a base substrate including a first surface, a plurality of scanning signal lines disposed on the first surface, and at least two groups of shift register circuits disposed in a display area of the first surface. The first surface has the display area. Each scanning signal line extends along a first direction. Each group of shift register circuits includes a plurality of shift register circuits arranged along a second direction. Each shift register circuit is coupled to a scanning signal line. The first direction and the second direction intersect. At least one group of shift register circuits is disposed in a non-edge region of the display area. The shift register circuit disposed in the non-edge region of the display area is configured to transmit a scanning signal to the scanning signal line at both sides of the shift register circuit along the first direction.