Patent classifications
G01R23/10
PULSE TRAIN SIGNAL CYCLE ESTIMATION DEVICE, PULSE TRAIN SIGNAL CYCLE ESTIMATION METHOD, AND PULSE TRAIN SIGNAL CYCLE ESTIMATION PROGRAM
A period estimation apparatus includes processing circuitry configured to extract candidate periods being a target of period determination from an input pulse train, use at least one of the candidate periods extracted to determine whether the at least one of the candidate periods exists as an actual period, and, when determining that the at least one of the candidate periods does not exist as the actual period, suspend the period determination for the at least one of the candidate periods, perform the period determination for the at least one of the candidate periods determined to exist as the actual period, generate a pseudo periodic pulse train, adjust, based on a differential value between the pseudo periodic pulse train generated and the input pulse train, a pulse position of the pseudo periodic pulse train, and detect a periodic pulse train according to results of the period determination and adjustment.
PULSE TRAIN SIGNAL CYCLE ESTIMATION DEVICE, PULSE TRAIN SIGNAL CYCLE ESTIMATION METHOD, AND PULSE TRAIN SIGNAL CYCLE ESTIMATION PROGRAM
A period estimation apparatus includes processing circuitry configured to extract candidate periods being a target of period determination from an input pulse train, use at least one of the candidate periods extracted to determine whether the at least one of the candidate periods exists as an actual period, and, when determining that the at least one of the candidate periods does not exist as the actual period, suspend the period determination for the at least one of the candidate periods, perform the period determination for the at least one of the candidate periods determined to exist as the actual period, generate a pseudo periodic pulse train, adjust, based on a differential value between the pseudo periodic pulse train generated and the input pulse train, a pulse position of the pseudo periodic pulse train, and detect a periodic pulse train according to results of the period determination and adjustment.
Digital circuit to detect presence and quality of an external timing device
A system for determine presence or quality of an external timing device is provided. The system may include a circuit (e.g., in a field-programmable gate array (FPGA)) having an input, an oscillator, an edge detector, a bit counter, and a calculator element. In some examples, the input may receive an input signal under test. The oscillator may advance a timer at a known rate to facilitate generation of clock samples for the input signal under test. The edge detector may measure edges of the input signal under test based on the clock samples. The circuit may include at least one bit counter to store a count associated with the measured edges for a shorter interval timer period and a longer interval timer period. The calculator element may determine presence or quality of an external timing device based on the count.
Frequency synthesizer output cycle counter including ring encoder
A method of frequency estimation. A clock output from a frequency synthesizer is received at an input of a ring encoder. The ring encoder generates outputs including a ring encoder output clock and an encoded output which represents LSBs of a clock cycle count of the clock output. A binary counter is run using the ring encoder output clock which provides an output count which represents MSBs of the clock cycle count. Using a reference clock, the encoded output is sampled to provide a sampled encoded output and the output count is sampled to provide a sampled output count. Error correcting is applied to the sampled encoded output to provide a corrected sampled encoded output. The corrected sampled encoded output and sampled output count are combined to provide a combined output which is used for estimating an instantaneous or average frequency of the clock output.
Frequency synthesizer output cycle counter including ring encoder
A method of frequency estimation. A clock output from a frequency synthesizer is received at an input of a ring encoder. The ring encoder generates outputs including a ring encoder output clock and an encoded output which represents LSBs of a clock cycle count of the clock output. A binary counter is run using the ring encoder output clock which provides an output count which represents MSBs of the clock cycle count. Using a reference clock, the encoded output is sampled to provide a sampled encoded output and the output count is sampled to provide a sampled output count. Error correcting is applied to the sampled encoded output to provide a corrected sampled encoded output. The corrected sampled encoded output and sampled output count are combined to provide a combined output which is used for estimating an instantaneous or average frequency of the clock output.
Sensors, autonomous sensors and related systems, methods and devices
Disclosed embodiments relate to sensing states and changes of states of a signal and sensors for the same, including but not limited to, autonomous sensors. Such sensor may include an analog signal threshold detection circuit, a state detection circuit, and a measurement circuit. The analog signal threshold detection circuit may be configured to alternately assert and de-assert a threshold detected indication in response to an input signal and a state thereof. The state detection circuit may be configured to generate a signal state indication about a state of the input signal. The measurement circuit may be configured to generate a measurement in response to assertions of the threshold detected indication and the signal state indication, such as a count, a slew rate, or a frequency. In some embodiments, disclosed sensors may have programmable thresholds for sensing the signal states and changes therein.
Adaptive control of bias settings in a digital microphone
Technologies are provided for adaptive control of bias settings in a digital microphone. In some embodiments, a device includes a first component that provides data indicative of a clock frequency of operation in a functional mode of a digital microphone. The clock frequency clocks one or more microphone components having switching activity. The device also can include a second component that determines, using the clock frequency, an amount of bias current to supply to at least a first microphone component of the one or more microphone components. The device can further include a memory device that retains control parameters that include at least one of a first subset of parameters defining a relationship between current and frequency and a second subset of parameters defining a quantization of the relationship. The quantization including multiple bias current levels for respective frequency intervals.
Adaptive control of bias settings in a digital microphone
Technologies are provided for adaptive control of bias settings in a digital microphone. In some embodiments, a device includes a first component that provides data indicative of a clock frequency of operation in a functional mode of a digital microphone. The clock frequency clocks one or more microphone components having switching activity. The device also can include a second component that determines, using the clock frequency, an amount of bias current to supply to at least a first microphone component of the one or more microphone components. The device can further include a memory device that retains control parameters that include at least one of a first subset of parameters defining a relationship between current and frequency and a second subset of parameters defining a quantization of the relationship. The quantization including multiple bias current levels for respective frequency intervals.
ADAPTIVE CONTROL OF BIAS SETTINGS IN A DIGITAL MICROPHONE
Technologies are provided for adaptive control of bias settings in a digital microphone. In some embodiments, a device includes a first component that provides data indicative of a clock frequency of operation in a functional mode of a digital microphone. The clock frequency clocks one or more microphone components having switching activity. The device also can include a second component that determines, using the clock frequency, an amount of bias current to supply to at least a first microphone component of the one or more microphone components. The device can further include a memory device that retains control parameters that include at least one of a first subset of parameters defining a relationship between current and frequency and a second subset of parameters defining a quantization of the relationship. The quantization including multiple bias current levels for respective frequency intervals.
Frequency ratio measurement device
A frequency ratio measurement device includes a counter section configured to count a time event of a first signal and output a count value obtained by multiplying the time event by k.sub.0, a time to digital converter section configured to output a time digital value corresponding to a phase difference between the first signal and a second signal, a combiner section configured to output a combined value of the count value and the time digital value, a subtractor section configured to output a difference value between a first value based on the combined value and a second value, a quantizer section configured to compare a third value based on the difference value with a predetermined threshold to thereby output a quantized value obtained by quantizing the third value, and a feedback section configured to output, based on a time event of the second signal, the second value based on the quantized value. The frequency ratio measurement device outputs, based on the quantized value, a delta-sigma modulated signal corresponding to a frequency ratio of the first signal and the second signal.