G11C29/50008

OUTPUT IMPEDANCE CALIBRATION, AND RELATED DEVICES, SYSTEMS, AND METHODS
20220343996 · 2022-10-27 ·

A device may include a ZQ calibration circuit. The ZQ calibration circuit may include a first register configured to store a first impedance code generated responsive to a ZQ calibration command. The ZQ calibration circuit may also include a second register configured to store a shift value. Further, the ZQ calibration code may include a compute block configured to generate a second impedance code based on the first impedance code and the shift value. Systems and related methods of operation are also described.

METHOD FOR TESTING MEMORY CHIP, COMPUTER DEVICE, AND MEDIUM
20220343997 · 2022-10-27 ·

A method for testing a memory chip includes: in response to read command for the memory chip, controlling clock signal to be kept in first state within first preset time period and at the same time controlling complementary clock signal to be kept in second state within first preset time period; in response to clock signal kept in the first state and complementary clock signal kept in the second state, keeping data strobe signal in the first state within second preset time period and at the same time keeping complementary data strobe signal in the second state within the second preset time period; and when the data strobe signal and the complementary data strobe signal are kept in first and second states respectively, controlling first and second driving modules connected respectively to data strobe terminal and complementary data strobe terminal to operate and measure first and second resistance values respectively.

SEMICONDUCTOR MEMORY DEVICE
20230078945 · 2023-03-16 ·

A semiconductor memory device includes a memory cell array, first and second pads, an interface circuit connected to the first pad and configured to transmit data input through the first pad to the memory cell array and output data received from the memory cell array through the first pad, a ZQ calibration circuit that is connected to the second pad and executes a ZQ calibration to generate a ZQ calibration value, and a sequencer configured to control the ZQ calibration circuit to apply the ZQ calibration value to the interface circuit. A command set is input through the first pad after reading data from the memory cell array to cause the interface circuit to output the data read from the memory cell array, and the ZQ calibration circuit executes the ZQ calibration after the command set is input and before the data is output through the first pad.

DATA INPUT BUFFER AND SEMICONDUCTOR APPARATUS INCLUDING THE SAME
20220335989 · 2022-10-20 · ·

A data input buffer includes a plurality of buffer units configured to receive a first impedance calibration code and a second impedance calibration code, wherein each of the plurality of buffer units outputs an offset detected with a first input terminal and a second input terminal thereof short-circuited, as write data, and wherein a buffer unit corresponding to a current value of the first impedance calibration code among the plurality of buffer units is configured to correct the offset according to the second impedance calibration code.

DETERIORATION DETECTION DEVICE
20230071135 · 2023-03-09 ·

A deterioration detection device includes a storage including a first current path and a second current path and configured such that a current is applied to the first current path and the second current path, a storage input control unit configured to compare an internal operating condition of a memory device with a target condition in a first operating mode and to select one of the first current path and the second current path of the storage based on a result of the comparison, and an output unit configured to output an output signal indicated deterioration, accumulated in one of the first current path and the second current path, in a second operating mode.

INSPECTION DEVICE

To reduce a measurement time, an inspection device includes a stage configured to fix a magnetoresistive random access memory (MRAM) to a stage surface and moving the MRAM, a plurality of magnets configured to generate a gradient magnetic, a plurality of line sensors comprising a first line sensor for detecting a magneto-optical effect at a first location of the MRAM and a second line sensor for detecting the magneto-optical effect at a second location that is different from the first location by moving a location of the MRAM within the gradient magnetic field, and an information processor configured to process the magneto-optical effect detected by the plurality of line sensors. Thus, throughput may be improved.

MEMORY DEVICE, MEMORY SYSTEM, AND OPERATION METHOD OF MEMORY DEVICE

A memory device includes a driver that drives a data line connected with an external device, an internal ZQ manager that generates an internal ZQ start signal, a selector that selects one of the internal ZQ start signal and a ZQ start command from the external device, based on a ZQ mode, a ZQ calibration engine that generates a ZQ code by performing ZQ calibration in response to a selection result of the selector, and a ZQ code register that loads the ZQ code onto the driver in response to a ZQ calibration command from the external device.

OUTPUT IMPEDANCE CALIBRATION, AND RELATED DEVICES, SYSTEMS, AND METHODS
20230062002 · 2023-03-02 ·

A device may include a number of drivers, wherein each driver of the number of drivers includes a number of transistors coupled to an output node. The device may further include circuitry coupled to the number of drivers. The circuitry may configure at least one driver of the number of drivers in each of a number of configurations, wherein each configuration of the number of configurations is associated with a calibration code of a number of calibration codes. Each configuration generates, in response to signal transmission via the output node, an associated channel performance response of a number of channel performance responses. The circuitry may also store a calibration code for the at least one unit driver, wherein the calibration code generates a desired channel performance response of the number of channel performance responses. Systems and related methods of operation are also described.

Resistor-capacitor sensor circuit

A resistor-capacitor (RC) sensor circuit includes an integration capacitor configured to integrate a representative copy of a current that drives an electronic circuit line. The integration capacitor is configured to integrate over a first time period to generate a first representative voltage and over a second time period to generate a second representative voltage. The RC sensor circuit includes a sampling circuit coupled to the integration capacitor and configured to sample the first representative voltage and the second representative voltage. A ratio of the first sampled voltage and the second sampled voltage is indicative of an RC time constant of the electronic circuit line.

Memory calibration system and method

A method for performing stutter of dynamic random access memory (DRAM) where a system on a chip (SOC) initiates bursts of requests to the DRAM to fill buffers to allow the DRAM to self-refresh is disclosed. The method includes issuing, by a system management unit (SMU), a ForceZQCal command to the memory controller to initiate the stutter procedure in response to receiving a timeout request, such as an SMU ZQCal timeout request, periodically issuing a power platform threshold (PPT) request, by the SMU, to the memory controller, and sending a ForceZQCal command prior to a PPT request to ensure re-training occurs after ZQ Calibration. The ForceZQCal command issued prior to PPT request may reduce the latency of the stutter. The method may further include issuing a ForceZQCal command prior to each periodic re-training.