H01L28/10

Integrated circuit with an embedded inductor or transformer

In a described example, an integrated circuit includes: a semiconductor substrate having a first surface and an opposite second surface; at least one dielectric layer overlying the first surface of the semiconductor substrate; at least one inductor coil in the at least one dielectric layer with a plurality of coil windings separated by coil spaces, the at least one inductor coil lying in a plane oriented in a first direction parallel to the first surface of the semiconductor substrate, the at least one inductor coil electrically isolated from the semiconductor substrate by a portion of the at least one dielectric layer; and trenches extending into the semiconductor substrate in a second direction at an angle with respect to the first direction, the trenches underlying the inductor coil and filled with dielectric replacement material.

TECHNOLOGIES FOR ALIGNED VIAS OVER MULTIPLE LAYERS

Techniques for low- or zero-misaligned vias are disclosed. In one embodiment, a high-photosensitivity, medium-photosensitivity, and low-photosensitivity layer are applied to a substrate and exposed at the same time with use of a multi-tone mask. After being developed, one layer forms a mold for a first via, one layer forms a mold for a conductive trace and a second via, and one layer forms an overhang over the position for the second via. The molds formed by the photosensitive layers are filled with copper and then etched. The overhang prevents the top of the copper infill below the overhang region from being etched. As such, the region under the overhang forms a pillar or column after etching, which can be used as a via. Other embodiments are disclosed.

3D INDUCTOR DESIGN USING BUNDLE SUBSTRATE VIAS
20220406882 · 2022-12-22 ·

A three dimensional (3D) inductor is described. The 3D inductor includes a first plurality of micro-through substrate vias (TSVs) within a first area of a substrate. The 3D inductor also includes a first trace on a first surface of the substrate, coupled to a first end of the first plurality of micro-TSVs. The 3D inductor further includes a second trace on a second surface of the substrate, opposite the first surface, coupled to a second end, opposite the first end, of the first plurality of micro-TSVs.

SEMICONDUCTOR DEVICE
20220406883 · 2022-12-22 ·

A semiconductor device includes a plurality of pads connected to an external device, a memory cell array in which a plurality of memory cells are disposed, a logic circuit configured to control the memory cell array and including a plurality of input/output circuits connected to the plurality of pads, and at least one inductor circuit connected between at least one of the plurality of pads and at least one of the plurality of input/output circuits. The inductor circuit includes an inductor pattern connected between the at least one of the plurality of pads and the at least one of the plurality of input/output circuits, and a variable pattern disposed between at least portions of the inductor pattern. The variable pattern is separated from the inductor pattern, the at least one of the plurality of pads, and the at least one of the plurality of input/output circuits.

HIGH-PERMEABILITY THIN FILMS FOR INDUCTORS IN GLASS CORE PACKAGING SUBSTRATES

Disclosed herein are high-permeability magnetic thin films for coaxial metal inductor loop structures formed in through glass vias of a glass core package substrate, and related methods, devices, and systems. Exemplary coaxial metal inductor loop structures include a high-permeability magnetic layer within and on a surface of a through glass via extending through the glass core package substrate and a conductive layer on the high-permeability magnetic layer.

MAGNETIC PLANAR SPIRAL AND HIGH ASPECT RATIO INDUCTORS FOR POWER DELIVERY IN THE GLASS-CORE OF A PACKAGE SUBSTRATE

Embodiments disclosed herein include electronic packages with magnetic features and methods of forming such packages. In an embodiment, a package substrate comprises a core and a conductive via through a thickness of the core. In an embodiment, a shell surrounds a perimeter of the conductive via and the shell is a magnetic material. In an embodiment, a surface of the conductive via is spaced away from the shell.

INTEGRATED CIRCUIT WITH A GALVANICALLY-ISOLATED COMMUINCATION CHANNEL USING A BACK-SIDE ETCHED CHANNEL

An integrated circuit (IC) includes a substrate having a first surface and a second surface opposite the first surface. The substrate has a first region containing a first circuit and a second region containing a second circuit. The first circuit operates at a first supply voltage. The second circuit operates at a second supply voltage. The second supply voltage is higher than the first supply voltage. The IC includes a through wafer trench (TWT) extending from the first surface of the substrate to the second surface of the semiconductor substrate. The TWT separates the first region from the second region. A dielectric material is in the TWT. An interconnect region has layers of dielectric on the first surface of the substrate. The interconnect region is continuous over the first region, the second region, and the TWT. A non-galvanic communication channel is between the first and second circuits.

PASSIVE COMPONENT Q FACTOR ENHANCEMENT WITH ELEVATED RESISTANCE REGION OF SUBSTRATE

An integrated circuit (IC) includes a semiconductor substrate and an interconnect region. The semiconductor substrate has a first surface and a second surface opposite the first surface. The semiconductor substrate has a first region with a passive component. The semiconductor substrate has a second region outside the first region. The resistance of the second region is smaller than the resistance of the first region. The interconnection region is on the second surface of the semiconductor substrate.

Hexagonal semiconductor package structure

Coil structures and methods of forming are provided. The coil structure includes a substrate. A plurality of coils is disposed over the substrate, each coil comprising a conductive element that forms a continuous spiral having a hexagonal shape in a plan view of the coil structure. The plurality of coils is arranged in a honeycomb pattern, and each conductive element is electrically connected to an external electrical circuit.

Process for tuning via profile in dielectric material

A method of forming an integrated circuit structure includes forming a first magnetic layer, forming a first conductive line over the first magnetic layer, and coating a photo-sensitive coating on the first magnetic layer. The photo-sensitive coating includes a first portion directly over the first conductive line, and a second portion offset from the first conductive line. The first portion is joined to the second portion. The method further includes performing a first light-exposure on the first portion of the photo-sensitive coating, performing a second light-exposure on both the first portion and the second portion of the photo-sensitive coating, developing the photo-sensitive coating, and forming a second magnetic layer over the photo-sensitive coating.