Patent classifications
H03F3/005
Signal conversion circuit, heart rate sensor and electronic device
A signal conversion circuit, a heart rate sensor, and an electronic device are provided, and the signal conversion circuit includes: a photoelectric conversion circuit, configured to convert an optical signal into a current signal; a differential signal conversion circuit, connected to the photoelectric conversion circuit, and configured to convert the current signal into a first differential signal and a second differential signal, where the first differential signal is an integration signal of the current signal in a first phase, and the second differential signal is an integration signal of the current signal in a second phase; and a subtraction amplifier, connected to the differential signal conversion circuit, and configured to amplify a difference value between the first differential signal and the second differential signal, to generate a third differential signal. The signal conversion circuit of embodiments of the present disclosure can effectively suppress ambient interference.
Slewing mitigation apparatus for switched capacitor circuit
A slewing mitigation technique is presented where just the right amount of charge is provided at the switching instant to a switch capacitor circuit so that operational transconductance amplifier (OTA) does not need to provide high peak current. This eliminates slewing altogether and allows using OTAs with less static current for the same settling accuracy.
Amplifier
An amplifier includes: a signal polarity inversion circuit which modulates an input signal and outputs a modulation signal; an amplifier circuit which is constituted from an operational transconductance amplifier (OTA) to amplify the modulation signal and output a current; and a sample-hold circuit having a sampling capacitor which is charged and discharged by selective sampling of the output current of the amplifier circuit and a holding capacitor to which the voltage of the sampling capacitor is transferred.
ADDING CIRCUIT FOR MULTI-CHANNEL SIGNALS AND IMPLEMENTATION METHOD OF ADDING CIRCUIT FOR MULTI-CHANNEL SIGNALS
An adding circuit for multi-channel signals and an implementation method thereof are disclosed. The adding circuit for multi-channel signals includes an operational amplifier, a plurality of charge and discharge circuits, a charge transfer circuit, a switch sequence and a control circuit. In this disclosure, the duty cycle of each charge and discharge circuit and the charge transfer circuit can be programmed and preset according to the actual needs, which is not only suitable for the static voltage adding circuit, but also suitable for the dynamic voltage adding circuit. When there are multi-channel signals, the output interference caused by individual signals can be prevented. The area of the adding circuit can be greatly reduced. The adding circuit can be IP-based, controlled by programing and presetting a variety of combined adding algorithms, so the chip cost can be saved and a wide applicability in detection and monitoring can be provided.
BUFFER WITH GAIN SELECTION
An electronic device has an amplifier having an amplifier input terminal and an amplifier output terminal, the amplifier output terminal being connected to the device output terminal. An input capacitor is connected between the device input terminal and the amplifier input terminal. A feedback capacitor is connected between the amplifier output terminal and the amplifier input terminal. A switchable capacitor has a first terminal connected to the amplifier input terminal and a second terminal connected to a respective first terminal of each of a first switch and a second switch. The first switch has its second terminal connected to the device input terminal. The second switch has its second terminal connected to the amplifier output terminal. In this arrangement, the switchable capacitor can be switched between forming part of the input path of the amplifier or the feedback path of the amplifier.
Sample and hold amplifier circuit
The present disclosure discloses a sample and hold amplifier circuit that includes a positive and a negative terminal capacitor arrays, a positive and a negative terminal switch arrays and a differential output circuit. A second terminal of each of bit capacitors in the positive and the negative terminal capacitor arrays are respectively coupled to a positive and a negative output terminal. In a sampling time period, according to a first connection relation, each of the connected bit capacitors is controlled to receive a polarity input voltage to perform a gain modification. In a holding time period, according to a second connection relation, each of the connected bit capacitors is controlled to receive an offset modification voltage to perform an offset modification. A positive and a negative output voltages are generated at the positive and the negative output terminal to be outputted as a pair of differential output signals by the differential output circuit.
FAST OFFSET CALIBRATION FOR SENSOR AND ANALOG FRONT END
A method may include receiving, by a calibration circuit, an output of a subsystem comprising the sensor and the analog front end. The method may further include separating the output individually into the sensor offset and the amplifier offset by using inherent properties of separate frequency ranges for the sensor offset and the amplifier offset. The method may also include calibrating, by the calibration circuit, the sensor offset by determining a first calibration value for the sensor offset such that the output approximates zero during an idle-channel condition. The method may additionally include calibrating, by the calibration circuit, the amplifier offset by determining a second calibration value for the amplifier offset such that the output approximates zero during the idle-channel condition.
Switched Capacitor Modulator
A switched capacitor modulator (SCM) includes a RF power amplifier. The RF power amplifier receives a rectified voltage and a RF drive signal and modulates an input signal in accordance with the rectified voltage to generate a RF output signal to an output terminal. A reactance in parallel with the output terminal is configured to vary in response to a control signal to vary an equivalent reactance in parallel with the output terminal. A controller generates the control signal and a commanded phase. The commanded phase controls the RF drive signal. The reactance is at least one of a capacitance or an inductance, and the capacitance or the inductance varies in accordance with the control signal.
Driver circuitry
This application relates to driver circuitry (200) for receiving a digital input signal (D) and outputting, at first and second output nodes (203p, 203n), first and second analogue driving signals respectively for driving a transducer (101), e.g. loudspeaker, in a bridge-tied-load configuration. The driver circuitry may particularly be suitable for driving low-impedance transducers. The driver circuitry has first and second digital-to-analogue converters (201p, 201n) configured to receive the digital input signal and the outputs of the first and second digital-to-analogue converters are coupled to the first and second output nodes respectively. A differential-output amplifier circuit (202) has outputs connected to the first and second output nodes and is configured to regulate the outputs of the digital-to-analogue converters at output nodes to provide the analogue driving signals.
Flying capacitor voltage control in an amplifier
An amplifier comprises: an input stage, a pulse width modulation stage, and a switched output stage. During operation, the input stage receives an input signal (such as an audio signal). The input stage adjusts the input signal based on feedback from the switched output stage of the amplifier. According to one configuration, the feedback from the switched output stage is a voltage across a flying capacitor disposed in the switched output stage. The pulse width modulation stage uses the adjusted input signal or signals to produce respective pulse width modulation signals that are subsequently used to drive (control) switches in the switched output stage. The switches in the switched output stage generate an output voltage to drive a load based on states of the pulse width modulation signals. Adjustments applied to the input signal based on the feedback maintains the magnitude of the flying capacitor voltage at a desired setpoint.