Patent classifications
H03B19/14
RADIO FREQUENCY DOUBLER AND TRIPLER
In an embodiment a radiofrequency doubler includes a first transistor and a second transistor connected in parallel between a first differential output and a first terminal of a current source configured to provide a bias current, a second terminal of the current source being connected to a first supply potential, a third transistor connected between the first terminal of the current source and a second differential output, a circuit configured to apply an AC component of a first differential input and a first DC voltage to a gate of the first transistor, apply an AC component of a second differential input and the first DC voltage to a gate of the second transistor and apply a second DC voltage to a gate of the third transistor, and a feedback loop configured to control the first voltage or the second voltage from a difference between DC components of the first and second differential outputs so as to equalize the DC components.
RADIO FREQUENCY TRIPLER SYSTEMS AND METHODS THEREOF
This frequency tripler system uses a cascade of integrated transistor circuit differential limiting amplifiers and tunable notch filters that can directly serve one or more outputs, such as a direct clock or local oscillator drive. With this topology, filtering is distributed between two or more stages of differential limiting amplifiers and tunable notch filters. This enables suppression of smaller fundamental tone by the differential limiting amplifiers along with the tunable notch filters and yields a strong third harmonic signal to directly drive high performance mixers and digital-to-analog converters.
RADIO FREQUENCY TRIPLER SYSTEMS AND METHODS THEREOF
This frequency tripler system uses a cascade of integrated transistor circuit differential limiting amplifiers and tunable notch filters that can directly serve one or more outputs, such as a direct clock or local oscillator drive. With this topology, filtering is distributed between two or more stages of differential limiting amplifiers and tunable notch filters. This enables suppression of smaller fundamental tone by the differential limiting amplifiers along with the tunable notch filters and yields a strong third harmonic signal to directly drive high performance mixers and digital-to-analog converters.
Waveform generator
The waveform generator (10) comprises a switch (13). The waveform generator (10) comprises a transformer (15) having a primary side circuit and a secondary side circuit. The primary side circuit has a first terminal arranged to be conductively coupled to a DC voltage source, and a second terminal conductively coupled to the switch (13). The waveform generator (10) further comprises a controller (11) arranged to supply a drive signal to the switch for switching the switch between on and off states. The controller (11) is arranged to adjust the frequency of the drive signal so as to control at least one of the peak voltage and the duty cycle of a waveform generated by the waveform generator (10). The frequency of the drive signal may be adjusted as the voltage level of the DC voltage source remains constant. The frequency of the drive signal may be adjusted in response to a change in the voltage level of the DC voltage source.
Waveform generator
The waveform generator (10) comprises a switch (13). The waveform generator (10) comprises a transformer (15) having a primary side circuit and a secondary side circuit. The primary side circuit has a first terminal arranged to be conductively coupled to a DC voltage source, and a second terminal conductively coupled to the switch (13). The waveform generator (10) further comprises a controller (11) arranged to supply a drive signal to the switch for switching the switch between on and off states. The controller (11) is arranged to adjust the frequency of the drive signal so as to control at least one of the peak voltage and the duty cycle of a waveform generated by the waveform generator (10). The frequency of the drive signal may be adjusted as the voltage level of the DC voltage source remains constant. The frequency of the drive signal may be adjusted in response to a change in the voltage level of the DC voltage source.
Single stage frequency multiplier using different types of signal mixing modes
A frequency multiplier includes an input section having inputs to receive an input signal having an input frequency, a mixer section, and an output section magnetically coupled to the input section and generating an output signal in response to the input signal. The mixer section may be coupled to the input section by a common mode node forming a path for a common mode current to flow to the mixer section and be magnetically coupled to the common mode node. The input section may generate a signal current, and the mixer section may be magnetically coupled to the input section and be directly capacitively coupled to the input section through a capacitor in a signal current path. The mixer section may have differential inputs capacitively coupled to the input section and also be coupled to the input section through a current path. A current helper section may be coupled to the current path.
REFERENCE SIGNAL PATH FOR CLOCK GENERATION WITH AN INJECTION LOCKED MULTIPLIER (ILM)
Embodiments of a reference path circuit and communication device are generally described herein. The reference path circuit may include an injection locked multiplier (ILM) and a group of one or more buffer amplifiers. The ILM may receive a sinusoidal reference signal from a reference oscillator at a reference frequency. The ILM may generate a sinusoidal ILM output signal at an ILM output frequency that is based on an integer multiple of the reference frequency. The integer multiple of the reference frequency may be within a locking range of the ILM that may be based on a resonant frequency of the ILM. The group of one or more buffer amplifiers may generate an output clock signal for input to the frequency synthesizer. The output clock signal may be based on a sign function of the ILM output signal.
REFERENCE SIGNAL PATH FOR CLOCK GENERATION WITH AN INJECTION LOCKED MULTIPLIER (ILM)
Embodiments of a reference path circuit and communication device are generally described herein. The reference path circuit may include an injection locked multiplier (ILM) and a group of one or more buffer amplifiers. The ILM may receive a sinusoidal reference signal from a reference oscillator at a reference frequency. The ILM may generate a sinusoidal ILM output signal at an ILM output frequency that is based on an integer multiple of the reference frequency. The integer multiple of the reference frequency may be within a locking range of the ILM that may be based on a resonant frequency of the ILM. The group of one or more buffer amplifiers may generate an output clock signal for input to the frequency synthesizer. The output clock signal may be based on a sign function of the ILM output signal.
Multimode frequency multiplier
This disclosure describes apparatuses, methods, and techniques for implementing a multimode frequency multiplier. In example implementations, an apparatus for generating a frequency includes a multimode frequency multiplier. The multimode frequency multiplier includes a multiphase generator and a reconfigurable frequency multiplier. The multiphase generator is configured to produce a first signal including multiple phase components and having a first frequency. The reconfigurable frequency multiplier is coupled in series with the multiphase generator. The reconfigurable frequency multiplier is configured to produce a second signal based on the first signal and having a second frequency that is a multiple of the first frequency.
Multimode frequency multiplier
This disclosure describes apparatuses, methods, and techniques for implementing a multimode frequency multiplier. In example implementations, an apparatus for generating a frequency includes a multimode frequency multiplier. The multimode frequency multiplier includes a multiphase generator and a reconfigurable frequency multiplier. The multiphase generator is configured to produce a first signal including multiple phase components and having a first frequency. The reconfigurable frequency multiplier is coupled in series with the multiphase generator. The reconfigurable frequency multiplier is configured to produce a second signal based on the first signal and having a second frequency that is a multiple of the first frequency.