Patent classifications
H03F3/505
HIGH-FREQUENCY HIGH-LINEAR INPUT BUFFER DIFFERENTIAL CIRCUIT
A high-frequency high-linear input buffer includes a first MOS transistor, a second MOS transistor, a third MOS transistor, and a signal panning unit. A gate terminal of the first MOS transistor is used as an input terminal of the buffer. A current input terminal of the first MOS transistor is connected to a current output terminal of the second MOS transistor. A current output terminal of the first MOS transistor is connected to a current input terminal of the third MOS transistor. A current input terminal of the second MOS transistor is connected to a gate terminal of the third MOS transistor. An input terminal of the signal panning unit is connected to an input terminal of the buffer. An output terminal of the signal panning unit is connected to a gate terminal of the second MOS transistor. An output terminal of the third MOS transistor is connected to ground.
Segmented power amplifier arrangements with feedforward adaptive bias circuits
Segmented power amplifier (PA) arrangements are disclosed. An example PA arrangement includes at least first and second PA segments, each having a respective combination of a PA and a feedforward adaptive bias circuit, configured to generate a bias signal for the corresponding PA. Each bias signal has a first DC component, at least one tone component, and at least one harmonic of the at least one tone component. The PA arrangement further includes a power splitting circuit, configured to split an input signal for the PA arrangement into a first PA input signal for the first PA segment and a second PA input signal for the second PA segment, where a power of the first PA input signal is greater than a power of the second PA input signal.
ULTRASOUND DETECTION DEVICE
An ultrasound detection device includes a probe and a transceiver. The probe includes first and second transducers, and an amplifier circuit. The first transducer transmits ultrasound. The second transducer includes a first electrode connected to a first wire, and converts the ultrasound into an electrical signal. The amplifier circuit includes first and second transistors. The first transistor includes a third electrode connected to the first wire, a fourth electrode as a gate or a base connected to a second electrode of the second transducer, and a fifth electrode connected to the fourth electrode via a resistor and connected to a second wire via a resistor. The second transistor includes an electrode connected to the first wire, an electrode as a gate or a base connected to the fifth electrode, and an electrode connected to the second wire via a resistor and connected to the second wire via a capacitor.
Semiconductor circuit having a depression-type NMOS transistor provided on a power supply side
A semiconductor circuit according to embodiments includes a circuit that includes the current source and generates the output voltage, and a voltage filter constituted by a depression-type NMOS transistor, the depression-type NMOS transistor having a source connected to a power supply side of the circuit, a gate that is grounded, and a drain to which a power supply voltage is applied. Thereby, a voltage on the power supply side of the circuit that has the current source and generates an output voltage is fixed regardless of an influence of a power supply fluctuation and suppresses a change in circuit characteristics.
Linear Power Supply Circuit and Source Follower Circuit
A linear power supply circuit includes an output transistor provided between an input terminal to which an input voltage is applied and an output terminal to which an output voltage is applied, and a driver configured to drive the output transistor based on the difference between a voltage based on the output voltage and a reference voltage. The driver includes a differential amplifier, a converter, and a first capacitor provided between the output of the differential amplifier and a ground potential. The linear power supply circuit further includes a source follower circuit including a first transistor, and moreover includes a second transistor connected in series with the output transistor and constituting together with the first transistor a current mirror circuit, and a second capacitor connected to the control terminal of the first transistor.
SUPER SOURCE FOLLOWER WITH FEEDBACK RESISTOR AND INDUCTIVE PEAKING
A system including a source follower circuit is disclosed. The source follower circuit configured as a voltage buffer that includes a first common-drain transistor that passes an input signal at the gate to an output loading capacitor at the source, and a second common-drain transistor that is used as a bias current source. The source follower circuit includes a first resistor at the drain of the first transistor generating a first voltage that is fed back through a first path through the gate of the second transistor so as to produce additional current to help the output signal catch up with the input voltage. The source follower circuit further includes an inductive element and bias circuit, which along with the first resistor, increases bandwidth and reduced settling time.
ELECTRONIC SYSTEM FOR GENERATING MULTIPLE POWER SUPPLY OUTPUT VOLTAGES WITH ONE REGULATION LOOP
Provided is a an electronic system (1) comprising a plurality of sub blocks (21, 22, . . . ), a differential amplifier (3), a voltage regulation loop comprising a first transistor (40) and a variable resistor (5), and a plurality of additional transistors (41, 42, . . . ). The input reference voltage (VRF) and the variable resistor are configured such that a first sub block (21) is supplied with its required power supply output voltage (VDD1) by the transistor to which it is connected. The amplifier is configured to output on each of its outputs a power supply reference voltage (VG1, VG2 . . . ) such that each sub block (22, . . . ) other than the first sub block is supplied with its required power supply output voltage (VDD2 . . . ) by the transistor to which it is connected.
Gray zone prevention circuit with indirect signal monitoring
A gray zone prevention circuit includes: a first gain stage circuit including a first input terminal and a first output terminal, the first gain stage circuit amplifies a feedback signal received at the first input terminal and generates an amplified signal at the first output terminal; a second gain stage circuit including a terminal that is coupled to the first output terminal for receiving the amplified signal and a second output terminal, where the second gain stage circuit is configured to generate a monitored signal based on the amplified signal; a feedback circuit coupled between the second output terminal and the first input terminal and configured to convert the monitored signal into the feedback signal; and a comparator circuit including a monitoring node coupled to the first output terminal for receiving the amplified signal, wherein the comparator circuit is configured to monitor the monitored signal indirectly via the amplified signal.
Amplifier capacitive load compensation
An amplifier includes a first stage and a second stage. The first stage is configured to amplify a received signal. The second stage is coupled to the first stage. The second stage includes a source follower and a compensation network. The source follower includes an input and an output. The compensation network is coupled to the input of the source follower and the output of the source follower. The compensation network is configured to modify a magnitude and phase response of the first stage based on a load capacitance coupled to the output of the source follower.
Reference voltage buffer circuit
A reference voltage buffer circuit is provided, which could improve the reliability of the reference voltage buffer circuit, including: at least one output branch, where each output branch includes a delay control branch, a first MOSFET, and a second MOSFET; and a feedback branch, where in a first time period, the feedback branch is configured to output a first voltage to the delay control branch, and the delay control branch is configured to control the first MOSFET and the second MOSFET to be turned on, such that a source of the first MOSFET continuously outputs a reference voltage; and in a second time period, a voltage output from the feedback branch to the delay control branch is 0, the delay control branch is configured to control the second MOSFET to be turned off before the first MOSFET is turned off.