Patent classifications
H03F2203/7224
SELECTIVE HIGH AND LOW POWER AMPLIFIER SWITCH ARCHITECTURE
Certain aspects of the present disclosure provide a switch architecture for switching between a low power amplifier and a high power amplifier. One example amplification system includes a high power amplifier and a low power amplifier. The amplification system further includes a first switch coupled between the high power amplifier and an output. The amplification system further includes a second switch coupled between the output and a reference potential. The second switch is further coupled between the low power amplifier and the output and configured to selectively couple the low power amplifier to the output. The amplification system further includes a third switch coupled between the low power amplifier and the second switch.
FLEXIBLE MULTI-CHANNEL AMPLIFIERS VIA WAVEFRONT MUXING TECHNIQUES
A power amplification system comprises a pre-processor including a wavefront multiplexer, a set of power amplifiers, and a post-processor including a wavefront demultiplexer. The wavefront multiplexer receives concurrently N input signals, N being an integer greater than 2, performs a wavefront multiplexing transform on the N input signals by attaching N wavefronts to the N input signals respectively, and generates N first output signals. The N wavefronts are unique and mutually orthogonal. The wavefront multiplexing transform has an inverse. The N power amplifiers amplify the N first output signals and generate N amplified signals. The wavefront demultiplexer performs the inverse of the wavefront multiplexing transform on the N amplified signals and generates N second output signals, the N second output signals corresponding respectively to the N input signals. Each of the N second output signals is an amplified version of a corresponding one of the N input signals.
Broadband Digital Beam Forming System including Wavefront Multiplexers and Narrowband Digital Beam Forming Modules
A broadband digital beam forming system comprises a set of Q pre-processing modules, Q being an integer greater than or equal to 2, and a set of M digital beam forming modules in communication with the Q preprocessing modules. Each of the Q preprocessing modules receives a respective one of Q broadband input signal streams and outputs M narrowband signal streams, M being an integer greater than or equal to 2. The total number of narrowband signal streams outputted by the Q pre-processing modules is Q times M. Each of the M digital beam forming modules receives corresponding Q narrowband signal streams of the Q times M narrowband signal streams, and outputs R beam signals, R being an integer greater than or equal to 1. The system further comprises a set of R post-processing modules in communication with the M digital beam forming modules. Each of the R post-processing modules receives M beam signals, each of the M beam signals being a corresponding one of the R beam signals from each of the M digital beam forming modules, and outputs a corresponding broadband output signal.
METHODS AND APPARATUS FOR REDUCING TRANSIENT GLITCHES IN AUDIO AMPLIFIERS
An audio amplifier, including: at least a two stage amplifier configured to receive an input signal and output an amplified output signal, the at least a two stage amplifier including at least one stage amplifier and an output stage amplifier; and an auxiliary stage amplifier having an input coupled to an output of the at least one stage amplifier and an input of the output stage amplifier.
Power amplifier system
A power amplifier system is disclosed having a first amplifier with a high-power input and a high-power output. A second amplifier has a low-power input and a low-power output. A reconfigurable mode switch network has a first series switch branch coupled between the high-power output and an RF output, a first shunt branch is coupled between the RF output and a fixed voltage node, and a second series switch branch is coupled between the low-power output and a shared node of the first shunt branch. The shared node separates the first shunt branch into a first shared section that is between the RF output and the shared node and a second shared section that is between the shared node and the fixed voltage node.
BANDWIDTH TUNING USING SINGLE-INPUT MULTIPLE-OUTPUT LOW-NOISE AMPLIFIER
Embodiments disclosed herein relate to impedance matching for outputting wide-band signals in radio frequency applications. In an example, a circuit including a low-noise amplifier (LNA) sub-circuit and a tuning sub-circuit is provided. The LNA sub-circuit is configured to couple to an antenna and includes a transistor that includes a gate, a source, and a drain, a first inductor that includes a first terminal configured to couple to the antenna and includes a second terminal, a second inductor that includes a first terminal coupled to the first terminal of the first inductor and includes a second terminal coupled to the gate of the transistor, and a third inductor that includes a first terminal coupled to the source of the transistor and includes a second terminal. The tuning sub-circuit is coupled to the source of the transistor.
Logarithmic amplifiers in silicon microphones
A logarithmic amplifier includes programmable gain amplifiers each having a different gain, wherein an input of each of the programmable gain amplifiers is coupled to an input of the logarithmic amplifier; and a summing circuit having inputs coupled to a corresponding output of each of the programmable gain amplifiers and an output coupled to an output of the logarithmic amplifier, wherein the summing circuit generates a logarithmic transfer function having piecewise linear segments.
FAST-SWITCHING POWER MANAGEMENT INTEGRATED CIRCUIT
A fast-switching power management integrated circuit (PMIC) is provided. The PMIC is configured to provide an average power tracking (APT) voltage to a power amplifier circuit for amplifying a radio frequency (RF) signal modulated in multiple time intervals. Herein, the PMIC is configured to increase or decrease the APT voltage from a present voltage level in a present one of the time intervals to a future voltage level in an upcoming one of the time intervals with very short switching interval (e.g., <20 nanoseconds). When the APT voltage transitions from the present voltage level to the future voltage level, the PMIC opportunistically activates a voltage amplifier to help ensure proper operation of the power amplifier circuit (e.g., maintain the APT voltage at the present level and reduce ripple in the APT voltage). As a result, the PMIC can switch the APT voltage frequently and rapidly with reduced inrush current.