H03K3/012

Radio frequency generator including pulse generator circuit to provide complex RF pulse pattern
11705305 · 2023-07-18 · ·

A radio frequency (RF) generator includes a pulse generator circuit configured to receive input signals indicative of a pulse pattern comprising pulse segments, the input signals defining power levels and durations for the pulse segments. The pulse generator circuit generates a pulse modulation control signal for each pulse segment responsive to the input signals. The pulse modulation control signal is coupled to adjust an amplitude and to modulate an RF source signal to generate the pulse RF signal having an envelope defined by the pulse segments of the pulse pattern.

Radio frequency generator including pulse generator circuit to provide complex RF pulse pattern
11705305 · 2023-07-18 · ·

A radio frequency (RF) generator includes a pulse generator circuit configured to receive input signals indicative of a pulse pattern comprising pulse segments, the input signals defining power levels and durations for the pulse segments. The pulse generator circuit generates a pulse modulation control signal for each pulse segment responsive to the input signals. The pulse modulation control signal is coupled to adjust an amplitude and to modulate an RF source signal to generate the pulse RF signal having an envelope defined by the pulse segments of the pulse pattern.

Off chip driver circuit, off chip driver system, and method for manufacturing an off chip driver circuit
11705898 · 2023-07-18 · ·

An off chip driver circuit includes a first power rail, a second power rail, an input/output pad, a pull-up circuit, a pull-down circuit. The pull-up circuit is configured to selectively activate at least one of charging paths between the first power rail and the input/output pad. The pull-up circuit includes a first resistor and PMOS transistors arranged on the charging paths, and the first resistor is coupled between the first power rail and the PMOS transistors. The pull-down circuit is configured to selectively activate at least one of discharging paths between the second power rail and the input/output pad. The pull-down circuit includes a second resistor and NMOS transistors arranged on the discharging paths, and the second resistor is coupled between the second power rail and the NMOS transistors.

Off chip driver circuit, off chip driver system, and method for manufacturing an off chip driver circuit
11705898 · 2023-07-18 · ·

An off chip driver circuit includes a first power rail, a second power rail, an input/output pad, a pull-up circuit, a pull-down circuit. The pull-up circuit is configured to selectively activate at least one of charging paths between the first power rail and the input/output pad. The pull-up circuit includes a first resistor and PMOS transistors arranged on the charging paths, and the first resistor is coupled between the first power rail and the PMOS transistors. The pull-down circuit is configured to selectively activate at least one of discharging paths between the second power rail and the input/output pad. The pull-down circuit includes a second resistor and NMOS transistors arranged on the discharging paths, and the second resistor is coupled between the second power rail and the NMOS transistors.

Level shifter with reduced static power consumption

Embodiments of the present disclosure provide a level shifter, including: first and second NMOS transistors, wherein the sources of the first and second NMOS transistors are coupled to a first voltage, the gate of the first NMOS transistor is connected to an inverse of an input signal that varies between a second voltage and a third voltage, and wherein the gate of the second NMOS transistor receives a buffer of the input signal. a breakdown protection circuit has third and fourth NMOS transistors, the gates of the third and fourth NMOS transistors being connected to the third voltage, the drain of the first NMOS transistor being connected to the source of the third NMOS transistor, and the drain of the second NMOS transistor being connected to the source of the fourth NMOS transistor. A pull-up circuit is connected to the drains of the third and fourth NMOS transistors.

Level shifter with reduced static power consumption

Embodiments of the present disclosure provide a level shifter, including: first and second NMOS transistors, wherein the sources of the first and second NMOS transistors are coupled to a first voltage, the gate of the first NMOS transistor is connected to an inverse of an input signal that varies between a second voltage and a third voltage, and wherein the gate of the second NMOS transistor receives a buffer of the input signal. a breakdown protection circuit has third and fourth NMOS transistors, the gates of the third and fourth NMOS transistors being connected to the third voltage, the drain of the first NMOS transistor being connected to the source of the third NMOS transistor, and the drain of the second NMOS transistor being connected to the source of the fourth NMOS transistor. A pull-up circuit is connected to the drains of the third and fourth NMOS transistors.

COMPARATOR CIRCUIT AND DRIVER
20230015972 · 2023-01-19 ·

A comparator circuit according to this embodiment includes: a comparator element configured to output a matching signal indicating whether or not a value of a first input signal matches a value of a second input signal; a flip-flop circuit configured to hold a data of a data input terminal based on a comparator clock signal and configured to output an enable signal for stopping an operation of the comparator element; and an internal signal generation circuit configured to output an internal signal to the data input terminal based on the matching signal and an output signal output from the flip-flop circuit.

COMPARATOR CIRCUIT AND DRIVER
20230015972 · 2023-01-19 ·

A comparator circuit according to this embodiment includes: a comparator element configured to output a matching signal indicating whether or not a value of a first input signal matches a value of a second input signal; a flip-flop circuit configured to hold a data of a data input terminal based on a comparator clock signal and configured to output an enable signal for stopping an operation of the comparator element; and an internal signal generation circuit configured to output an internal signal to the data input terminal based on the matching signal and an output signal output from the flip-flop circuit.

COMPARATOR CIRCUIT AND DRIVER
20230020460 · 2023-01-19 ·

A comparator circuit according to the present embodiment: including a comparator element configured to output a matching signal indicating whether or not a value of a first input signal matches a value of a second input signal; a flip-flop circuit including a data input terminal to which a constant potential is supplied and a clock input terminal and configured to hold a value of the data input terminal based on a self-clock signal input to the clock input terminal; and a clock generation circuit configured to generate the self-clock signal based on the matching signal.

COMPARATOR CIRCUIT AND DRIVER
20230020460 · 2023-01-19 ·

A comparator circuit according to the present embodiment: including a comparator element configured to output a matching signal indicating whether or not a value of a first input signal matches a value of a second input signal; a flip-flop circuit including a data input terminal to which a constant potential is supplied and a clock input terminal and configured to hold a value of the data input terminal based on a self-clock signal input to the clock input terminal; and a clock generation circuit configured to generate the self-clock signal based on the matching signal.