Patent classifications
H03L7/04
Tunable distributed oscillator
An integrated circuit transceiver device includes a plurality of functional circuits, and clock circuitry for distributing synchronous, in-phase, phase-locked clock signals to all transceiver circuits. The clock circuitry includes a frequency-controllable distributed oscillator including at least one coupled pair of transmission line oscillators having a respective oscillator core, and at least one respective transmission line segment. At least one impedance element couples the at least one respective transmission line segment of a first transmission line oscillator to the at least one respective transmission line segment of a second transmission line oscillator. Impedance of the impedance element is different from impedance of each respective transmission line segment to cause reflection at the at least one impedance element. At least one tap corresponding to each respective one of the transmission line oscillators outputs synchronous, in-phase, phase-locked clock signals for the functional circuits at points along the distributed oscillator.
VOLTAGE SETTING CIRCUIT, SEMICONDUCTOR INTEGRATED CIRCUIT AND VOLTAGE SETTING METHOD
A voltage setting circuit includes a frequency comparator that compares the oscillation frequencies of a first distributed voltage-controlled oscillator and a second distributed voltage-controlled oscillator and a frequency determination circuit that determines the levels of the oscillation frequencies of the first distributed voltage-controlled oscillator and the second distributed voltage-controlled oscillator. The bias to be supplied to the first distributed voltage-controlled oscillator and the bias to be supplied to the second distributed voltage-controlled oscillator are determined in accordance with a result of the determination. The bias at a time when the levels of the oscillation frequencies are reversed is determined to be the optimum bias, and the optimum bias is supplied to the core circuit.
Phase frequency detector and accurate low jitter high frequency wide-band phase lock loop
A novel phase locked loop design utilizing novel phase-frequency detector, charge pump, loop filter and voltage controlled oscillator is disclosed. The phase-frequency detector includes a dual reset D-flip flop for use in multi-GHz phase locked loops. Traditional dead zone issues associated with phase frequency detector are improved/addressed by use with a charge transfer-based PLL charge pump.
Phase frequency detector and accurate low jitter high frequency wide-band phase lock loop
A novel phase locked loop design utilizing novel phase-frequency detector, charge pump, loop filter and voltage controlled oscillator is disclosed. The phase-frequency detector includes a dual reset D-flip flop for use in multi-GHz phase locked loops. Traditional dead zone issues associated with phase frequency detector are improved/addressed by use with a charge transfer-based PLL charge pump.
High Gain Detector Techniques for Low Bandwidth Low Noise Phase-Locked Loops
In described examples, an apparatus comprises a multi-modulus divider (MMD) having a divider input, a divisor input, and a divider output. The apparatus also comprises a phase detector (PD) having a first clock input, a second clock input, and a PD output, the second clock input coupled to the divider output. The apparatus also comprises a phase to digital converter (P2DC) having a P2DC input and a P2DC output, the P2DC input coupled to the PD output. The apparatus further comprises a delta-sigma modulator having a third clock input, a modulator input, and a modulator output, the third clock input coupled to the divider output, the modulator input coupled to the P2DC output, and the modulator output coupled to the divisor input.
High Gain Detector Techniques for Low Bandwidth Low Noise Phase-Locked Loops
In described examples, an apparatus comprises a multi-modulus divider (MMD) having a divider input, a divisor input, and a divider output. The apparatus also comprises a phase detector (PD) having a first clock input, a second clock input, and a PD output, the second clock input coupled to the divider output. The apparatus also comprises a phase to digital converter (P2DC) having a P2DC input and a P2DC output, the P2DC input coupled to the PD output. The apparatus further comprises a delta-sigma modulator having a third clock input, a modulator input, and a modulator output, the third clock input coupled to the divider output, the modulator input coupled to the P2DC output, and the modulator output coupled to the divisor input.
Voltage-controlled oscillator
A voltage-controlled oscillator, including a voltage-controlled LC resonator including at least one first output node; an amplifier including at least one first dual-gate MOS transistor including first and second gates, coupling the first output node to a second node of application of a reference potential; and a regulation circuit capable of applying to the second gate of the first transistor a bias voltage variable according to the amplitude of the oscillations of a signal delivered on the first output node of the oscillator.
Voltage-controlled oscillator
A voltage-controlled oscillator, including a voltage-controlled LC resonator including at least one first output node; an amplifier including at least one first dual-gate MOS transistor including first and second gates, coupling the first output node to a second node of application of a reference potential; and a regulation circuit capable of applying to the second gate of the first transistor a bias voltage variable according to the amplitude of the oscillations of a signal delivered on the first output node of the oscillator.
Emulation of communication waveforms
An apparatus is comprised of a processor, a tuning voltage generator, a tuning circuit, an amplifier, and a voltage-controlled oscillator (VCO). The processor generates a tuning voltage command and a modulation command signal. The tuning voltage generator, coupled to the processor, receives the tuning voltage command and generates a baseline analog tuning signal based on the received tuning voltage command. The amplifier, coupled to the tuning voltage generator, receives the baseline analog tuning signal and the modulation signal, and generates a tuning signal based on the received baseline analog tuning signal and the received modulation command signal. The VCO, coupled to the amplifier, receives the tuning signal, generates a modulated radio frequency output signal based on the received tuning signal, and outputs the modulated radio frequency output signal, the modulated radio frequency output signal emulating a communication waveform.
Emulation of communication waveforms
An apparatus is comprised of a processor, a tuning voltage generator, a tuning circuit, an amplifier, and a voltage-controlled oscillator (VCO). The processor generates a tuning voltage command and a modulation command signal. The tuning voltage generator, coupled to the processor, receives the tuning voltage command and generates a baseline analog tuning signal based on the received tuning voltage command. The amplifier, coupled to the tuning voltage generator, receives the baseline analog tuning signal and the modulation signal, and generates a tuning signal based on the received baseline analog tuning signal and the received modulation command signal. The VCO, coupled to the amplifier, receives the tuning signal, generates a modulated radio frequency output signal based on the received tuning signal, and outputs the modulated radio frequency output signal, the modulated radio frequency output signal emulating a communication waveform.