H03L7/16

Method and Apparatus for Controlling Clock Cycle Time
20230114027 · 2023-04-13 ·

A circuit and corresponding method control cycle time of an output clock used to clock at least one other circuit. The circuit comprises an agile ring oscillator (ARO) and ARO controller. The ARO includes at least one instance of a first ring oscillator (RO) and second RO that generate high and low phases, respectively, of cycles of the output clock. The ARO controller controls durations of the high and low phases, independently, via first and second control words output to the ARO, respectively. In a present cycle of the output clock, the ARO controller effects a change to the high or low phase, or a combination thereof, in a next cycle of the output clock by updating the first or second control word, or a combination thereof, based on an indication of expected usage of the at least one other circuit in the next cycle. The change improves a performance-to-power ratio of the at least one other circuit.

Systems and methods involving lock-loop circuits, clock signal alignment, phase-averaging feedback clock circuitry

Systems and methods associated with reducing clock skew are disclosed. In some exemplary embodiments, there is provided circuitry associated with lock loop circuits such as a phase lock loop (PLL). Such circuitry may comprise output clock tree circuitry and phase averaging circuitry. In other exemplary embodiments, there is provided circuitry associated with delay lock loop (DLL) circuits. Such circuitry may comprise output clock tree circuitry and/or phase averaging circuitry.

DUAL-OUTPUT MICROELECTROMECHANICAL RESONATOR AND METHOD OF MANUFACTURE AND OPERATION THEREOF
20230183057 · 2023-06-15 ·

An example resonating structure comprises a substrate, a resonator body, and an anchoring body for anchoring the resonator body to the substrate. The resonator body includes a layer of base material and, deposited on top of the layer of base material, a layer of mismatch material having a mismatch in temperature coefficient of elasticity (TCE) relative to the base material. The base material is doped with a dopant having a concentration chosen so as to minimize a second order temperature coefficient of frequency for the resonator body. The thickness of the layer of the mismatch material is chosen so as to minimize a first order temperature coefficient of frequency for the resonator body.

FOLDED DIVIDER ARCHITECTURE
20170346470 · 2017-11-30 · ·

A circuit includes a counter circuit, a logic circuit, and a clock divider. The counter circuit includes a clock divider counter to be loaded with most significant bits of a divider value, and decremented at a same edge of each pulse of a clock signal. The logic circuit compares a value contained in the divider counter to a reference value and generates an end count signal as a function of the value contained in the divider counter matching the reference value, and transitions a toggle signal at a same edge of each pulse of the end count signal. The clock divider counter is reloaded with the most significant bits of the divider value as a function of the end count signal. The clock divider generates a divided version of the clock signal as a function of the toggle signal.

Clock Generator And Method For Reducing Electromagnetic Interference From Digital Systems
20170338941 · 2017-11-23 ·

A spread-spectrum clock generator has a phase-locked loop locked to a reference signal that gives a stable-frequency output to a variable phase shifter. The variable phase shifter provides a spread-spectrum clock output because its phase-shift is determined by a pseudorandom sequence generator and the pseudorandom sequence generator changes its output regularly or irregularly within limits. The clock generator performs a method of generating a spread-spectrum clock including locking the phase-locked loop to the reference signal, and phase shifting the stable frequency signal by a phase-shift determined by the pseudorandom sequence generator; and changing the phase-shift determined by the pseudorandom sequence generator. Since phase shifting is performed open-loop, total phase shift is defined by design.

METHOD FOR OPERATING A CIRCUIT DEVICE
20170331377 · 2017-11-16 ·

A switching converter, including an input interface for providing an input voltage, an output interface for providing at least one output voltage, a voltage conversion device for converting the provided input voltage into one of the at least one output voltage, and a clock generator for providing a working clock, the clock generator being configured in such a way that the clock generator provides a modulated basic clock as the working clock. A control unit including such a switching converter, and a method for operating such a switching converter, are also described.

METHOD FOR OPERATING A CIRCUIT DEVICE
20170331377 · 2017-11-16 ·

A switching converter, including an input interface for providing an input voltage, an output interface for providing at least one output voltage, a voltage conversion device for converting the provided input voltage into one of the at least one output voltage, and a clock generator for providing a working clock, the clock generator being configured in such a way that the clock generator provides a modulated basic clock as the working clock. A control unit including such a switching converter, and a method for operating such a switching converter, are also described.

Spread spectrum clock generator, electronic apparatus, and spread spectrum clock generation method
09813068 · 2017-11-07 · ·

A spread spectrum clock generator includes a phase comparator that compares a reference clock with a feedback clock, a low-pass filter that passes a predetermined low-frequency component, a phase lock loop that includes a voltage-controlled oscillator generating an output clock whose frequency corresponds to the filtered signal, a triangular wave controller that generates a triangular wave signal for frequency-modulating the spread spectrum clock based on the output clock, a delay controller that generates the feedback clock by controlling delay of the output clock based on the triangular wave signal, a first counter that counts the output clock and output a first count value, a second counter that counts the reference clock and output a second count value, and a phase error correction circuit that compares the first count value with the second count value and corrects phase error of the output clock.

CONTROL APPARATUS
20170317682 · 2017-11-02 ·

A control apparatus includes, for at least two-phase signals detected from a resolver excited by a carrier signal having a carrier frequency fc, a first phase shifter that shifts a phase of a first phase signal of the resolver with a pole at a frequency f1 lower than the carrier frequency fc, a second phase shifter that shifts a phase of a second phase signal of the resolver with a pole at a frequency f2 higher than the carrier frequency fc, a signal generator that generates a correction signal for canceling out an error component of the carrier signal, and a synthesizer that synthesizes the phase-shifted first phase signal, the phase-shifted second signal, and the correction signal for canceling out the error component, in order to create a phase-modulated signal that is the carrier signal being modulated at a rotation angle of a rotor of the resolver.

CONTROL APPARATUS
20170317682 · 2017-11-02 ·

A control apparatus includes, for at least two-phase signals detected from a resolver excited by a carrier signal having a carrier frequency fc, a first phase shifter that shifts a phase of a first phase signal of the resolver with a pole at a frequency f1 lower than the carrier frequency fc, a second phase shifter that shifts a phase of a second phase signal of the resolver with a pole at a frequency f2 higher than the carrier frequency fc, a signal generator that generates a correction signal for canceling out an error component of the carrier signal, and a synthesizer that synthesizes the phase-shifted first phase signal, the phase-shifted second signal, and the correction signal for canceling out the error component, in order to create a phase-modulated signal that is the carrier signal being modulated at a rotation angle of a rotor of the resolver.