H01L23/528

METAL INTERCONNECT STRUCTURE HAVING SERPENT METAL LINE

A semiconductor device includes a first metal interconnection disposed on a substrate, a second metal interconnection disposed on the first metal interconnection, a first contact via disposed between the first metal interconnection and the second metal interconnection, a first serpent metal line connecting to a first end of the first metal interconnection, and a second serpent metal line connecting to a second end of the first metal interconnection. Preferably, the first serpent metal line, the second serpent metal line, and the first metal interconnection are on a same level.

CHIP STRUCTURE WITH ETCH STOP LAYER AND METHOD FOR FORMING THE SAME
20230051280 · 2023-02-16 ·

A chip structure is provided. The chip structure includes a substrate. The chip structure includes an interconnect structure over the substrate. The chip structure includes a conductive pad over the interconnect structure. The chip structure includes a passivation layer covering the interconnect structure and exposing the conductive pad. The chip structure includes a first etch stop layer over the passivation layer. The chip structure includes a first buffer layer over the first etch stop layer. The chip structure includes a second etch stop layer over the first buffer layer. The chip structure includes a device element over the second etch stop layer.

CHIP STRUCTURE WITH ETCH STOP LAYER AND METHOD FOR FORMING THE SAME
20230051280 · 2023-02-16 ·

A chip structure is provided. The chip structure includes a substrate. The chip structure includes an interconnect structure over the substrate. The chip structure includes a conductive pad over the interconnect structure. The chip structure includes a passivation layer covering the interconnect structure and exposing the conductive pad. The chip structure includes a first etch stop layer over the passivation layer. The chip structure includes a first buffer layer over the first etch stop layer. The chip structure includes a second etch stop layer over the first buffer layer. The chip structure includes a device element over the second etch stop layer.

MANUFACTURING METHOD OF SEMICONDUCTOR STRUCTURE AND STRUCTURE THEREOF
20230046189 · 2023-02-16 ·

Embodiments of the present application relate to the field of semiconductors, and provide a manufacturing method of a semiconductor structure and a structure thereof. The method of manufacturing a semiconductor structure includes: providing a substrate, active regions and an isolation structure; patterning the active regions and the isolation structure to form a word line trench, sidewalls of the word line trench exposing the active regions and the isolation structure; performing corner rounding at least once on the active regions and the isolation structure exposed by the sidewalls of the word line trench, such that a first height difference is formed between remaining active regions and the isolation structure, wherein the corner rounding includes: etching the isolation structure exposed by the sidewalls of the word line trench, such that a first thickness of the active regions are exposed by the isolation structure.

MANUFACTURING METHOD OF SEMICONDUCTOR STRUCTURE AND STRUCTURE THEREOF
20230046189 · 2023-02-16 ·

Embodiments of the present application relate to the field of semiconductors, and provide a manufacturing method of a semiconductor structure and a structure thereof. The method of manufacturing a semiconductor structure includes: providing a substrate, active regions and an isolation structure; patterning the active regions and the isolation structure to form a word line trench, sidewalls of the word line trench exposing the active regions and the isolation structure; performing corner rounding at least once on the active regions and the isolation structure exposed by the sidewalls of the word line trench, such that a first height difference is formed between remaining active regions and the isolation structure, wherein the corner rounding includes: etching the isolation structure exposed by the sidewalls of the word line trench, such that a first thickness of the active regions are exposed by the isolation structure.

INTERCONNECTION STRUCTURE, SEMICONDUCTOR DEVICE WITH INTERCONNECTION STRUCTURE AND METHOD FOR FABRICATING THE SAME
20230046051 · 2023-02-16 ·

Various embodiments of the present disclosure improve integration degree of semiconductor devices by simultaneously forming interconnections extending in various directions through a single gap-fill process. The embodiments of the present invention provide an interconnection structure that is capable of simplifying semiconductor processing, a semiconductor device including the interconnection structure, and a method for fabricating the semiconductor device. According to an embodiment of the present disclosure, an interconnection structure comprises: a stack of a plurality of interconnections, wherein at least two layers of the plurality of interconnections extend in different directions, and a portion of a top surface of a lower interconnection of the at least two layers is in direct contact with a portion of a bottom surface of an upper interconnection of the at least two layers.

INTERCONNECTION STRUCTURE, SEMICONDUCTOR DEVICE WITH INTERCONNECTION STRUCTURE AND METHOD FOR FABRICATING THE SAME
20230046051 · 2023-02-16 ·

Various embodiments of the present disclosure improve integration degree of semiconductor devices by simultaneously forming interconnections extending in various directions through a single gap-fill process. The embodiments of the present invention provide an interconnection structure that is capable of simplifying semiconductor processing, a semiconductor device including the interconnection structure, and a method for fabricating the semiconductor device. According to an embodiment of the present disclosure, an interconnection structure comprises: a stack of a plurality of interconnections, wherein at least two layers of the plurality of interconnections extend in different directions, and a portion of a top surface of a lower interconnection of the at least two layers is in direct contact with a portion of a bottom surface of an upper interconnection of the at least two layers.

SEMICONDUCTOR STRUCTURE, METHOD FOR FABRICATING THEREOF, AND METHOD FOR FABRICATING SEMICONDUCTOR LAYOUT

A semiconductor structure, including a plurality of connection patterns disposed on the substrate, and a merged pattern disposed between adjacent two of the connection patterns, wherein the merged pattern includes a first outer line, a central line and a second outer line sequentially arranged along a first direction and connected with each other, and an end surface of the first outer line, an end surface of the central line and an end surface of the second outer line are misaligned along the first direction.

SEMICONDUCTOR STRUCTURE, METHOD FOR FABRICATING THEREOF, AND METHOD FOR FABRICATING SEMICONDUCTOR LAYOUT

A semiconductor structure, including a plurality of connection patterns disposed on the substrate, and a merged pattern disposed between adjacent two of the connection patterns, wherein the merged pattern includes a first outer line, a central line and a second outer line sequentially arranged along a first direction and connected with each other, and an end surface of the first outer line, an end surface of the central line and an end surface of the second outer line are misaligned along the first direction.

Transmission Line Structures for Three-Dimensional Integrated Circuit and the Methods Thereof
20230050993 · 2023-02-16 ·

An exemplary device includes a dielectric layer and a transmission line structure disposed in the dielectric layer. The transmission line structure includes a first metal line disposed between a second metal line and a third metal line. Dielectric islands are disposed in a first region and a second region of the dielectric layer. The first region of the dielectric layer is between the first metal line and the second metal line. The second region of the dielectric layer is between the first metal line and the third metal line. A dielectric constant of the dielectric islands is greater than a dielectric constant of the dielectric layer. The dielectric islands may be doped sections of the dielectric layer. In some embodiments, the dielectric islands in the first region are aligned with the dielectric islands in the second region along a direction perpendicular to a lengthwise direction of the first metal line.