Patent classifications
H01L2221/1042
Semiconductor device and method for manufacturing same
According to one embodiment, an insulating layer is provided above a word line contact region portion. An upper surface of the insulating layer is at a height higher than an uppermost conductive layer. A first cover film is provided between the word line contact region portion and the insulating layer. A second cover film included in a first separation portion covers a side surface along a first direction of the insulating layer and a side surface along the first direction of the word line contact region portion. A third cover film is provided on the uppermost conductive layer. The third cover film covers a side surface along a second direction of the insulating layer. The first, second, and third cover films are of materials different from a material of the insulating layer.
DORIC PILLAR SUPPORTED MASKLESS AIRGAP STRUCTURE FOR CAPACITANCE BENEFIT WITH UNLANDED VIA SOLUTION
Embodiments of the invention include interconnect layers with floating interconnect lines and methods of forming such interconnect layers. In an embodiment, a plurality of openings are formed in a first sacrificial material layer. Conductive vias and dielectric pillars may be formed in the openings. A second sacrificial material layer may then be formed over the pillars, the vias, and the first sacrificial material layer. In an embodiment, a permeable etchstop layer is formed over a top surface of the second sacrificial layer. Embodiments then include forming an interconnect line in the second sacrificial material layer. In an embodiment, the first and second sacrificial material layers are removed through the permeable etchstop layer after the interconnect line has been formed. According to an embodiment, the permeable etchstop layer may then be stuffed with a fill material in order to harden the permeable etchstop layer.
VAPOR DEPOSITION UNIT, VAPOR DEPOSITION DEVICE, AND VAPOR DEPOSITION METHOD
A vapor deposition unit (1) includes: a vapor deposition mask (10); a limiting plate unit (20) having limiting plates (22); and a vapor deposition source (30). The vapor deposition source (30) includes: a plurality of first openings (31) for injection of vapor deposition particles; and at least one second opening (32) for pressure release, wherein each of the first openings (31) is provided in a corresponding one of limiting plate openings (23) between the limiting plates (22) in a plan view, and the at least one second opening (32) is provided in such a position as not to face the limiting plate openings (23) in a plan view.
VAPOR DEPOSITION UNIT, VAPOR DEPOSITION DEVICE, AND VAPOR DEPOSITION METHOD
A vapor deposition unit (1) includes: a vapor deposition mask (10); a limiting plate unit (20) having limiting plates (22); and a vapor deposition source (30). The vapor deposition source (30) includes: a plurality of first openings (31) for injection of vapor deposition particles; and at least one second opening (32) for pressure release, wherein each of the first openings (31) is provided in a corresponding one of limiting plate openings (23) between the limiting plates (22) in a plan view, and the at least one second opening (32) is provided in such a position as not to face the limiting plate openings (23) in a plan view.
Multi-Barrier Deposition for Air Gap Formation
A method includes forming a first conductive line and a second conductive line in a dielectric layer, etching a portion of the dielectric layer to form a trench between the first conductive line and the second conductive line, and forming a first etch stop layer. The first etch stop layer extends into the trench. A second etch stop layer is formed over the first etch stop layer. The second etch stop layer extends into the trench, and the second etch stop layer is more conformal than the first etch stop layer. A dielectric material is filled into the trench and over the second etch stop layer. An air gap is formed in the dielectric material.
METHOD FOR MANUFACTURING SEMICONDUCTOR STRUCTURE
A method for manufacturing a semiconductor structure includes forming a first dielectric layer on a gate structure and a source drain structure. A recess is formed at least partially in the first dielectric layer. A protection layer is formed at least on a sidewall of the recess. The recess is deepened to expose the source drain structure. A bottom conductor is formed in the recess and is electrically connected to the source drain structure. The protection layer is removed to form a gap between the bottom conductor and the sidewall of the recess.
Multi-barrier deposition for air gap formation
A method includes forming a first conductive line and a second conductive line in a dielectric layer, etching a portion of the dielectric layer to form a trench between the first conductive line and the second conductive line, and forming a first etch stop layer. The first etch stop layer extends into the trench. A second etch stop layer is formed over the first etch stop layer. The second etch stop layer extends into the trench, and the second etch stop layer is more conformal than the first etch stop layer. A dielectric material is filled into the trench and over the second etch stop layer. An air gap is formed in the dielectric material.
SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
A semiconductor device includes an element layer, a plurality of first interconnect lines on the element layer, a first insulation layer including carbon having a uniform concentration distribution between the first interconnect lines, a plurality of second interconnect lines spaced from the first interconnect lines, and a second insulation layer between the second interconnect lines. An air spacing is included between the second interconnect lines.
Semiconductor structure having a gas-filled gap
A semiconductor structure includes a substrate, at least one first gate structure, at least one source drain structure, at least one bottom conductor, and a first dielectric layer. The first gate structure is present on the substrate. The source drain structure is present on the substrate. The bottom conductor is electrically connected to the source drain structure. The bottom conductor has an upper portion and a lower portion between the upper portion and the source drain structure, and a gap is at least present between the upper portion of the bottom conductor and the first gate structure. The first dielectric layer is at least present between the lower portion of the bottom conductor and the first gate structure.
SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF
A semiconductor structure includes a substrate, at least one first gate structure, at least one first spacer, at least one source drain structure, and a conductive plug. The first gate structure is present on the substrate. The first spacer is present on at least one sidewall of the first gate structure. The source drain structure is present adjacent to the first spacer. The conductive plug is electrically connected to the source drain structure while leaving a gap between the conductive plug and the spacer.