H01L2224/808

SEMICONDUCTOR PACKAGING METHOD AND SEMICONDUCTOR STRUCTURE
20220130726 · 2022-04-28 ·

Embodiments of the present disclosure propose a semiconductor packaging method and a semiconductor structure. The semiconductor packaging method includes: providing a substrate; forming a metal pad on the substrate, where there is a gap between a sidewall of the metal pad and the substrate; and connecting multiple metal pads on substrates to each other.

LAMINATE, CURABLE RESIN COMPOSITION, METHOD FOR MANUFACTURING LAMINATE, METHOD FOR MANUFACTURING SUBSTRATE HAVING JUNCTION ELECTRODE, SEMICONDUCTOR DEVICE, AND IMAGE CAPTURING DEVICE

The present invention aims to provide a stack having high electrical connection reliability, a curable resin composition used for the stack, a method for producing the stack, a method for producing a substrate having a bonding electrode used for producing the stack, a semiconductor device including the stack, and an imaging device including the stack. Provided is a stack sequentially including: a first substrate having an electrode; an organic film; and a second substrate having an electrode, the electrode of the first substrate and the electrode of the second substrate are electrically connected via a through-hole extending through the organic film.

INTEGRATED DEVICE PACKAGES
20220122934 · 2022-04-21 ·

In one embodiment, an integrated device package is disclosed. The integrated device package can comprise a carrier an a molding compound over a portion of an upper surface of the carrier. The integrated device package can comprise an integrated device die mounted to the carrier and at least partially embedded in the molding compound, the integrated device die comprising active circuitry. The integrated device package can comprise a stress compensation element mounted to the carrier and at least partially embedded in the molding compound, the stress compensation element spaced apart from the integrated device die, the stress compensation element comprising a dummy stress compensation element devoid of active circuitry. At least one of the stress compensation element and the integrated device die can be directly bonded to the carrier without an adhesive.

SEMICONDUCTOR DEVICE AND SEMICONDUCTOR MANUFACTURING APPARATUS
20230299025 · 2023-09-21 · ·

A semiconductor device includes a first device; and a second device bonded to the first device. The first device includes a plurality of first metal pads provided above a semiconductor substrate with an approximately circular shape; a first circuit coupled to at least one of the plurality of the first metal pads; and a first metal ring provided along an outer circumference of the semiconductor substrate to surround the first circuit. The second device includes a plurality of second metal pads joined to the plurality of the first metal pads, respectively; a second circuit coupled to at least one of the plurality of the second metal pads; and a second metal ring joined to the first metal ring.

LATERALLY UNCONFINED STRUCTURE
20210366820 · 2021-11-25 ·

Techniques are employed to mitigate the anchoring effects of cavity sidewall adhesion on an embedded conductive interconnect structure, and to allow a lower annealing temperature to be used to join opposing conductive interconnect structures. A vertical gap may be disposed between the conductive material of an embedded interconnect structure and the sidewall of the cavity to laterally unpin the conductive structure and allow uniaxial expansion of the conductive material. Additionally or alternatively, one or more vertical gaps may be disposed within the bonding layer, near the embedded interconnect structure to laterally unpin the conductive structure and allow uniaxial expansion of the conductive material.

PACKAGED MULTI-CHIP SEMICONDUCTOR DEVICES AND METHODS OF FABRICATING SAME

A semiconductor package includes a first connection structure, a first semiconductor chip on an upper surface of the first connection structure, a first molding layer on the upper surface of the first connection structure and surrounding the first semiconductor chip, a first bond pad on the first semiconductor chip, a first bond insulation layer on the first semiconductor chip and the first molding layer and surrounding the first bond pad, a second bond pad directly contacting the first bond pad, a second bond insulation layer surrounding the second bond pad; and a second semiconductor chip on the second bond pad and the second bond insulation layer.

SEMICONDUCTOR DEVICE, METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE, AND IMAGING ELEMENT
20230361145 · 2023-11-09 ·

To provide a semiconductor device having a structure suitable for higher integration. This semiconductor device includes: a first semiconductor substrate; and a second semiconductor substrate. The first semiconductor substrate is provided with a first electrode including a first protruding portion and a first base portion. The first protruding portion includes a first abutting surface. The first base portion is linked to the first protruding portion and has volume greater than volume of the first protruding portion. The second semiconductor substrate is provided with a second electrode including a second protruding portion and a second base portion. The second protruding portion includes a second abutting surface that abuts the first abutting surface. The second base portion is linked to the second protruding portion and has volume greater than volume of the second protruding portion. The second semiconductor substrate is stacked on the first semiconductor substrate.

Semiconductor device and method for manufacturing the same

The present technology relates to a semiconductor device in which a MIM capacitive element can be formed without any process damage, and a method for manufacturing the semiconductor device. In a semiconductor device, wiring layers of a first multilayer wiring layer formed on a first semiconductor substrate and a second multilayer wiring layer formed on a second semiconductor substrate are bonded to each other by wafer bonding. The semiconductor device includes a capacitive element including an upper electrode, a lower electrode, and a capacitive insulating film between the upper electrode and the lower electrode. One electrode of the upper electrode and the lower electrode is formed with a first conductive layer of the first multilayer wiring layer and a second conductive layer of the second multilayer wiring layer. The present technology can be applied to a semiconductor device or the like formed by joining two semiconductor substrates, for example.

Integrated circuit package and method

In an embodiment, a device includes: an interposer; a first integrated circuit device bonded to the interposer with dielectric-to-dielectric bonds and with metal-to-metal bonds; a second integrated circuit device bonded to the interposer with dielectric-to-dielectric bonds and with metal-to-metal bonds; a buffer layer around the first integrated circuit device and the second integrated circuit device, the buffer layer including a stress reduction material having a first Young's modulus; and an encapsulant around the buffer layer, the first integrated circuit device, and the second integrated circuit device, the encapsulant including a molding material having a second Young's modulus, the first Young's modulus less than the second Young's modulus.

Semiconductor package
11817424 · 2023-11-14 · ·

A semiconductor package includes a lower semiconductor chip having a first surface and a second surface, an upper semiconductor chip on the first surface, a first insulating layer between the first surface and the upper semiconductor chip, a second insulating layer between the first insulating layer and the upper semiconductor chip, and a connection structure penetrating the first insulating layer and the second insulating layer and being connected to the lower semiconductor chip and the upper semiconductor chip. The connection structure includes a first connecting portion and a second connecting portion, which are respectively disposed in the first insulating layer and the second insulating layer. A width of the second connecting portion is greater than a width of the first connecting portion. A thickness of the second connecting portion is greater than a thickness of the first connecting portion.