Patent classifications
H01L2924/09701
Monolithic Ceramic Component and Production Method
A film stack made from compacted green films and capable of being sintered to form a ceramic component with monolithic multi-layer structure is disclosed. The film stack includes a functional layer comprising a green film comprising a functional ceramic and a tension layer comprising a green film comprising a dielectric material. The tension layer is directly adjacent to the functional layer in the multi-layer structure. The multilayer structure also includes a first metallization plane and second metallization plane. The functional layer is between the first metallization plane and the second metallization plane.
ELECTRONIC DEVICE
In a conventional electronic device and a method of manufacturing the same, reduction in cost of the electronic device is hindered because resin used in an interconnect layer on the solder ball side is limited. The electronic device includes an interconnect layer (a first interconnect layer) and an interconnect layer (a second interconnect layer). The second interconnect layer is formed on the undersurface of the first interconnect layer. The second interconnect layer is larger in area seen from the top than the first interconnect layer and is extended to the outside from the first interconnect layer.
Method for manufacturing photovoltaic cells with multiple junctions and multiple electrodes
A photovoltaic device and method of manufacture of a photovoltaic device including an assembly of at least two photovoltaic cells; and a lamination material inserted between each photovoltaic cell, each photovoltaic cell including: two current output terminals; at least one photovoltaic junction; current collection buses; and connection strips extending from the current collection buses to the current output terminals, all the current output terminals being placed on a single surface of the photovoltaic device is provided.
Semiconductor device and method of forming ultra thin multi-die face-to-face WLCSP
A semiconductor device has a first semiconductor die stacked over a second semiconductor die which is mounted to a temporary carrier. A plurality of bumps is formed over an active surface of the first semiconductor die around a perimeter of the second semiconductor die. An encapsulant is deposited over the first and second semiconductor die and carrier. A plurality of conductive vias is formed through the encapsulant around the first and second semiconductor die. A portion of the encapsulant and a portion of a back surface of the first and second semiconductor die is removed. An interconnect structure is formed over the encapsulant and the back surface of the first or second semiconductor die. The interconnect structure is electrically connected to the conductive vias. The carrier is removed. A heat sink or shielding layer can be formed over the encapsulant and first semiconductor die.
Semiconductor device and method for manufacturing the same
An object of the present invention is to provide a semiconductor device having a conductive film, which sufficiently serves as an antenna, and a method for manufacturing thereof. The semiconductor device has an element formation layer including a transistor, which is provided over a substrate, an insulating film provided on the element formation layer, and a conductive film serving as an antenna, which is provided on the insulating film. The insulating film has a groove. The conductive film is provided along the surface of the insulating film and the groove. The groove of the insulating film may be provided to pass through the insulating film. Alternatively, a concave portion may be provided in the insulating film so as not to pass through the insulating film. A structure of the groove is not particularly limited, and for example, the groove can be provided to have a tapered shape, etc.
Method for producing a multilayer element
A method for producing a ceramic multilayer element is disclosed. In an embodiment the method includes forming a plurality of multilayer segments in a green state, wherein each multilayer segment is formed by pressing together a plurality of ceramic layers in the green state and pressing together the multilayer segments in the green state to form a multilayer element that is in the green state. The method further includes sintering the multilayer element that is in the green state to form a ceramic multilayer element that includes the ceramic layers and electrode layers arranged one on top of another, wherein at least one or more of a temperature at which the multilayer segments are pressed together, a pressing force applied during the pressing of the multilayer segments, and/or a duration of the pressing of the multilayer segments are adjusted.
Semiconductor device and method of forming overlapping semiconductor die with coplanar vertical interconnect structure
A semiconductor device is made by forming first and second interconnect structures over a first semiconductor die. A third interconnect structure is formed in proximity to the first die. A second semiconductor die is mounted over the second and third interconnect structures. An encapsulant is deposited over the first and second die and first, second, and third interconnect structures. A backside of the second die is substantially coplanar with the first interconnect structure and a backside of the first semiconductor die is substantially coplanar with the third interconnect structure. The first interconnect structure has a height which is substantially the same as a combination of a height of the second interconnect structure and a thickness of the second die. The third interconnect structure has a height which is substantially the same as a combination of a height of the second interconnect structure and a thickness of the first die.
Solder joint flip chip interconnection having relief structure
A flip chip interconnect has a tapering interconnect structure, and the area of contact of the interconnect structure with the site on the substrate metallization is less than the area of contact of the interconnect structure with the die pad. A solder mask has an opening over the interconnect site, and the solder mask makes contact with the interconnect structure at the margin of the opening. The flip chip interconnect is provided with an underfill. During the underfill process, the contact or near proximity of the solder mask with the interconnect structure interferes with flow of the underfill material toward the substrate adjacent the site, resulting in formation of a void left unfilled by the underfill, adjacent the contact of the interconnect structure with the site on the substrate metallization. The void can help provide relief from strain induced by changes in temperature of the system.
Implantable electrode array assembly including a carrier with embedded control modules contained in packages, the packages extending outwardly so as to extend over the carrier
An implantable electrode array that includes a carrier on which multiple spaced apart electrodes are disposed. Embedded in the module are control modules. The control modules are contained in packages. Portions of the packages extend outwardly from the carrier so as to be disposed against adjacent surfaces of the carrier. The packages contain conductive tracts that provide conductive links from the conductors internal to the carrier to the packaged control modules.
Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP
A semiconductor device has an encapsulant deposited over a first surface of the semiconductor die and around the semiconductor die. A first insulating layer is formed over a second surface of the semiconductor die opposite the first surface. A conductive layer is formed over the first insulating layer. An interconnect structure is formed through the encapsulant outside a footprint of the semiconductor die and electrically connected to the conductive layer. The first insulating layer includes an optically transparent or translucent material. The semiconductor die includes a sensor configured to receive an external stimulus passing through the first insulating layer. A second insulating layer is formed over the first surface of the semiconductor die. A conductive via is formed through the first insulating layer outside a footprint of the semiconductor die. A plurality of stacked semiconductor devices is electrically connected through the interconnect structure.