Patent classifications
H03F1/0283
Stacked power amplifiers using core devices
A power amplifier includes an input terminal configured to receive a low voltage input signal, an output terminal configured to output a high voltage output signal, and a plurality of amplifiers stacked in series between a first voltage terminal and a second voltage terminal. Each of the amplifiers includes an input capacitor, an output capacitor, an input coupled to the input terminal through the input capacitor, an output coupled to the output terminal through the output capacitor, and a feedback element coupled between the input and the output of the amplifier.
POWER AMPLIFICATION DEVICE, TERMINAL HAVING THE SAME, AND BASE STATION HAVING THE SAME
The method and system for converging a 5th-generation (5G) communication system for supporting higher data rates beyond a 4th-generation (4G) system with a technology for internet of things (IoT) are provided. The method includes intelligent services based on the 5G communication technology and the IoT-related technology, such as smart home, smart building, smart city, smart car, connected car, health care, digital education, smart retail, security and safety services. The system includes a power amplification device capable of minimizing the effect of envelope impedance. The power amplification device may be incorporated in a terminal and a base station.
CURRENT REUSE TYPE FIELD EFFECT TRANSISTOR AMPLIFIER
A current reuse type FET amplifier according to the present invention has a capacitance provided between a drain of a first FET in a first stage and a gate of a second FET in a next stage, electrically separates a gate voltage of the second FET from a drain voltage of the first FET, and includes a control circuit controlling the gate voltage of the first FET and the gate voltage of the second FET so that a variation of a drain current of the second FET and a variation of a drain voltage of the first FET are reduced in accordance with a variation of a saturation current Idss of the FET. Furthermore, the current reuse type FET amplifier according to the present invention uses only a depression mode FET to provide a circuit configuration operable with a positive single power source.
Amplifier circuit having controllable output stage
The present invention provides an amplifier circuit, wherein the amplifier circuit includes a DAC, an output stage and a detector. In the operations of the amplifier circuit, the DAC is arranged for performing a digital-to-analog converting operation upon a digital input signal to generate an analog signal, the output stage is arranged for receiving the analog signal to generate an output signal, and the detector is arranged for detecting a characteristic of the input signal, and referring to the characteristic of the input signal to generate at least one control signal to adjust the output stage at a zero-crossing point of the output signal.
Power amplifier operation
Systems and methods for improving power amplifier operation are provided. A system may include a baseband signal generator communicatively coupled to a baseband signal digital-to-analog converter. The baseband signal digital-to-analog converter may be communicatively coupled to two or more power amplifiers. The system may also include an envelope signal generator communicatively coupled to an envelope signal digital-to-analog converter. The system may further include a supply modulator communicatively coupled to the envelope signal digital-to-analog converter and the two or more power amplifiers for shared envelope tracking across the two or more power amplifiers.
STACKED POWER AMPLIFIERS USING CORE DEVICES
A power amplifier includes an input terminal configured to receive a low voltage input signal, an output terminal configured to output a high voltage output signal, and a plurality of amplifiers stacked in series between a first voltage terminal and a second voltage terminal. Each of the amplifiers includes an input capacitor, an output capacitor, an input coupled to the input terminal through the input capacitor, an output coupled to the output terminal through the output capacitor, and a feedback element coupled between the input and the output of the amplifier.
Power amplification device, terminal having the same, and base station having the same
The method and system for converging a 5th-generation (5G) communication system for supporting higher data rates beyond a 4th-generation (4G) system with a technology for internet of things (IoT) are provided. The method includes intelligent services based on the 5G communication technology and the IoT-related technology, such as smart home, smart building, smart city, smart car, connected car, health care, digital education, smart retail, security and safety services. The system includes a power amplification device capable of minimizing the effect of envelope impedance. The power amplification device may be incorporated in a terminal and a base station.
Power Amplifier with Current Reuse
An electronic device may include wireless circuitry with a processor, a transceiver, an antenna, and a front-end module coupled between the transceiver and the antenna. The front-end module may include one or more power amplifiers for amplifying a signal for transmission through the antenna. A power amplifier may include multiple amplifier stages. Current sharing or reuse may occur between two amplifier stages in the power amplifier via a current flow path between the two amplifier stages. A power supply voltage line may be connected to the current flow path and may provide the downstream amplifier stage with a supplemental supply current based on which the downstream amplifier stage can amplify a radio-frequency signal received from the upstream amplifier stage.
SYMMETRICAL COMMON GATE DIRECT CURRENT BIAS NETWORK FOR STACKED FIELD EFFECT TRANSMITTER DISTRIBUTED HIGH-POWER AMPLIFIER, RELATED APPARATUSES AND RELATED METHODS
A symmetrical common gate direct current bias network for stacked field effect transmitter distributed high-power amplifier, related apparatus, and related method are provided. An apparatus includes a plurality of amplifier stages connected in parallel between an input port and an output port. The apparatus can also include a first common gate voltage generator operatively connected at a first side of the plurality of amplifier stages and a second common gate voltage generator operatively connected at a second side of the plurality of amplifier stages. The first common gate voltage generator can be operatively connected to the second common gate voltage generator in a symmetrical configuration.
Limiting driver for switch-mode power amplifier
A switch-mode RFPA driver includes first and second field-effect transistors (FETs) arranged in a totem-pole-like configuration. The switch-mode RFPA driver operates to generate a switch-mode RFPA drive signal having a generally square-wave-like waveform from an input RF signal having a generally sinusoidal-like waveform. To maximize high-frequency operation and avoid distorting the switch-mode RFPA drive signal, the switch-mode RFPA driver is designed so that its output can be connected directly to the input of the switch-mode RFPA to be driven, i.e., without using or requiring the use of an AC coupling capacitor. The first and second FETs of the switch-mode RFPA driver are designed and configured to limit and control the upper and lower magnitude levels of the switch-mode RFPA drive signal to levels suitable for switching the switch-mode RFPA directly, obviating any need for DC biasing at the input of the switch-mode RFPA.