H03H11/265

A Second-Order All-pass Network Comprising CCIIS
20200304105 · 2020-09-24 ·

A second-order all-pass network has at least three Second Generation Current Conveyors (CCIIs). A network input is connected or connectable to a Y port of a first CCII, a Z port of the first CCII is connected to a Y port of a second CCII, an X port of the first CCII is connected to a Y port of a third CCII, and a network output is connected or connectable, directly or indirectly, to a Z port of the second CCII. The X port of the first CCII is connected via a first network element to ground, the Z port of the first CCII is connected via a second network element to ground, an X port of the third CCII is connected via a third network element to ground, and an X port of the second CCII is connected via a fourth network element to ground.

Delay line with controllable phase-shifting cells
10763827 · 2020-09-01 · ·

A delay line includes one or more phase-shifting cells, where each phase-shifting cell includes a high-pass filter circuit that may be selectively coupled to or decoupled from a transmission line. The filter circuit is couplable in parallel with the transmission line and shifts a signal conveyed through the transmission line by a predetermined phase angle. The high-pass filter circuit includes one or more capacitors and one or more reactance elements (e.g., inductors). The selective coupling may be achieved using multi-gate transistors.

DELAY CELL AND DELAY LINE HAVING THE SAME
20200204168 · 2020-06-25 ·

A delay cell includes: a plurality of delay elements coupled in series; and at least one three-phase inverter that is coupled in parallel to at least one of the delay elements, and that receives through a first control terminal a first bias voltage for compensating for a variation of a power source voltage, and receives through a second control terminal a second bias voltage for compensating for a variation of a ground voltage.

Memory hold margin characterization and correction circuit

An apparatus including a memory subsystem. The memory subsystem includes a data input and a clock input. The apparatus also includes a variable delay circuit coupled to one of the data input or the clock input. Additionally, the apparatus includes a controller coupled to the variable delay circuit. The controller is configured to dynamically control the delay of the variable delay circuit. The controller may adjust the delay of the variable delay circuit based on at least one of timing data for a memory subsystem design of the memory subsystem, timing data for the memory subsystem, a voltage applied to the memory subsystem, or a temperature of the memory subsystem.

Low Loss Reflective Passive Phase Shifter using Time Delay Element with Double Resolution

A phase shifter for altering the phase of a radio frequency signal is disclosed herein. A Lange coupler is used having reflective ports that are coupled to artificial transmission lines. The artificial transmission lines provide a reflection transmission path, the length of which can be determined by digital control lines. Transistors placed along the length of the central trace provide independent paths to ground that serve to shorten the electrical length of the ATL. Accordingly, by selectively turning the transistors on/off, the electrical length of the ATL can be selected and thus the amount of phase delay introduced by the phase shifter.

Delay circuit with dual delay resolution regime
10594306 · 2020-03-17 · ·

A delay circuit is provided. The delay circuit includes a first regulator and a second regulator, each of which is independently selectable based on a selection signal applied to a selection terminal of the delay circuit. Furthermore, the delay circuit is configurable in one of two distinct delay resolution regimes, each corresponding to only one edge an input signal being actively delayed by the delay circuit when one of the first regulator and the second regulator is enabled and the other one of the first regulator and the second regulator is turned off.

Dynamic resistance element analog counter

The present disclosure provides an analog counter circuit for use in a minimal-sized circuitry. The analog counter circuit of the present disclosure can provide much higher resolution versus power consumption and layout area as compared to conventional digital counters. The analog counter circuit of the present disclosure can also provide much better bias supply management, step accuracy, multi-element step uniformity and lower supply spiking as compared to conventional analog counter architectures. The compact size of the disclosed counter circuit allows better integration of arrayed elements, such as, an array of image sensing pixels or an array of artificial neurons.

Microwave cavity resonator stabilized oscillator
10547096 · 2020-01-28 · ·

Methods, systems, and apparatuses, including computer programs encoded on computer-readable media, for a microwave cavity resonator stabilized oscillator, are described. The oscillator can include a cavity resonator configured to resonate at least at one predetermined resonant frequency in a GHz frequency range. The oscillator can include circuitry including a microwave amplifier, a low pass filter and a phase shifter. The circuitry may be arranged in a feedback loop configuration, and may be at least partially mounted above a first surface of the cavity resonator. The circuitry may be electrically coupled to the cavity resonator to form an oscillator. The circuitry can include a first delay line segment that is selected instead of at least one other delay line segments for wire-bond connection to complete the feedback loop configuration at zero degree phase.

Low Loss Reflective Passive Phase Shifter using Time Delay Element with Double Resolution
20190296718 · 2019-09-26 ·

A phase shifter for altering the phase of a radio frequency signal is disclosed herein. A Lange coupler is used having reflective ports that are coupled to artificial transmission lines. The artificial transmission lines provide a reflection transmission path, the length of which can be determined by digital control lines. Transistors placed along the length of the central trace provide independent paths to ground that serve to shorten the electrical length of the ATL. Accordingly, by selectively turning the transistors on/off, the electrical length of the ATL can be selected and thus the amount of phase delay introduced by the phase shifter.

Delay circuit, electronic circuit using delay circuit and ultrasonic imaging device
10389340 · 2019-08-20 · ·

A delay circuit and an ultrasonic imaging apparatus with the higher-accuracy delay time, the longer maximum delay time, and the lower power consumption are provided. An input line to which an analog input signal is input, a plurality of analog signal memory devices, an output line, a plurality of sampling switches that control connection/disconnection between the input line and the plurality of analog signal memory devices, a plurality of output switches that control connection/disconnection between the plurality of analog signal memory devices and the output line, and a clock generation part that generates sampling switch control signals for controlling the sampling switches and output switch control signals for controlling the output switches are provided, and phase of the sampling switch control signals may be shifted with respect to phase of the output switch control signals.