Patent classifications
H03K19/01806
POWER SUPPLY DEVICE AND METHOD OF CONTROLLING POWER SUPPLY DEVICE
A power supply device includes an output circuit configured to be supplied with electric power from a power supply, and to output a current, a driving circuit configured to control an output operation of the output circuit to output a current, an overcurrent detection circuit configured to output a detection signal to a first node when detecting an overcurrent in the output circuit, an off-state fixing circuit configured to output an off-state fixing signal to the driving circuit for performing a forcible suspension of the output operation of the output circuit based on a detection signal inputted to the first node, regardless of whether a control signal is outputted, and a control unit configured to receive the detection signal and to output the control signal for controlling the output operation to the driving circuit in order to cause the driving circuit to control the output operation.
LEVEL CONVERTER
The invention relates to a level converter for adjusting a first reference potential and/or a first communication voltage of a first component to a second reference potential and/or a second communication voltage of a second component, wherein the level converter is arranged between the first component and the second component, wherein the level converter has a first transistor with a downstream first resistor, wherein the level converter is configured in such a way that the second reference potential drops at the first resistor in a blocked state of the first transistor and that the second communication voltage drops at the first resistor in an open state of the first transistor.
HIGH-VOLTAGE TOLERANT LEVEL SHIFTER USING THIN-OXIDE TRANSISTORS AND A MIDDLE-OF-THE-LINE (MOL) CAPACITOR
A level shifter according to some embodiments is disclosed. In some embodiments, a level shifter includes a middle-of-the-line (MOL) capacitor; and a circuit including at least one thin-film transistor coupled to the MOL capacitor, wherein an input voltage provided to the MOL capacitor is split between the MOL capacitor and the circuit. The MOL capacitor can be formed with a contact strip adjacent to a gate structure. A method of forming a level shifter using thin-oxide technologies includes forming a middle-of-the-line (MOL) capacitor; forming a circuit with one or more thin-film transistors; and coupling the MOL capacitor to the circuit such that an input voltage provided at the MOL capacitor is split between the MOL capacitor and the circuit.
Systems, methods and apparatus for voltage clamping
A voltage clamping system includes: (a) a first electronic device connected to a first power source and having a signal output node, a voltage clamp high node, and a voltage clamp low node, wherein the voltage clamp high node and the voltage clamp low node are coupled to a second power source different than the first power source; and (b) a second electronic device powered by the second power source and having a signal input node coupled to the signal output node of the first electronic device. The signal output node of the first electronic device is passively clamped, with low distortion, approximately rail-to-rail with respect to the second power source such that the second electronic device is protected from damage due to excessive voltage levels.
Communication device, and electronic device comprising same
A communication device is disclosed. The disclosed communication device comprises: a transmission circuit for generating a transmission signal by using a first field effect transistor (FET) and a signal inputted from a first control circuit, and transmitting the transmission signal to a second control circuit; and a reception circuit for generating a reception signal by using a second field effect transistor (FET) and a signal received from the second control circuit, and outputting the reception signal to the first control circuit.
Driving circuit for driving a capacitive load
A driving circuit for driving a capacitive load includes: an original drive signal generator that generates a plurality of original drive signals which includes a first original drive signal and a second original drive signal; a selection section that is capable of selecting one original drive signal from the plurality of original drive signals which includes the first original drive signal and the second original drive signal; a driver that generates a drive signal of voltages in accordance with the one original drive signal.
PULSE VOLTAGE DOUBLER AND LEVEL SHIFTER
An electrical circuit and a method of operating the electrical circuit can include a group of transistors including one or more of a first transistor and a second transistor, wherein the first transistor is electronically connected to an input and an output of the electrical circuit, and the second transistor is electronically connected to the first transistor and the output. The electrical circuit can also include a group of resistors including a first base resistor and a second base resistor, wherein the first base resistor is electronically connected to a voltage supply, the first transistor, the second base resistor and one or more diodes. The electrical circuit may also include one or more capacitors electronically connected to the input, the first transistor, the second transistor, and the diode(s) and the output, such that an output voltage at the output is approximately double the supply voltage of the electrical circuit.
Signal conversion
A circuit may include an input terminal configured to receive an input signal with a first voltage swing and an output terminal. The circuit may also include a first transistor, a second transistor, a third transistor, and a control circuit. The control circuit may be coupled to the input terminal, a gate terminal of the first transistor, and a gate terminal of the second transistor. The control circuit may be configured to adjust voltages provided to the gate terminals based on the input signal such that the first transistor conducts in response to the input signal being at a first logical level and the second transistor conducts in response to the input signal being at a second logical level to generate an output signal output on the output terminal. The second voltage swing of the output signal may be different from the first voltage swing of the input signal.
Electronic device assembly
An electronic device assembly includes a master device, and a plurality of peripheral devices. The master device includes a signal reading unit, a layer identification unit, and a selecting and controlling unit. The plurality of peripheral devices is coupled to the master device and connected one by one in series. The signal reading unit is configured to read layer signals from the plurality of peripheral devices, the layer identification unit is configured to identify a layer information of the plurality of peripheral devices according to the layer signals; and the selecting and controlling unit is configured to select and control one or more of the plurality of peripheral electronic devices according to the layer information.
Circuit for dynamically adaptive bit-leveling by incremental sampling, jitter detection, and exception handling
A circuit and method for implementing an adaptive bit-leveling function in an integrated circuit interface is disclosed. During a calibration operation, a pre-loaded data bit pattern is continuously sent from a sending device and is continuously read from an external bus by a receiving device. A programmable delay line both advances and delays each individual data bit relative to a sampling point in time, and delay counts relative to a reference point in time are recorded for different sampled data bit values, enabling a delay to be determined that best samples a data bit at its midpoint. During the advancing and delaying of a data bit, jitter on the data bit signal may cause an ambiguity in the determination of the midpoint, and solutions are disclosed for detecting jitter and for resolving a midpoint for sampling a data bit even in the presence of the jitter.