Patent classifications
H01L21/02436
METHOD FOR PRODUCING SIC SUBSTRATE PROVIDED WITH GRAPHENE PRECURSOR AND METHOD FOR SURFACE TREATING SIC SUBSTRATE
A method includes a graphene precursor formation process of: heating a SiC substrate to sublimate Si atoms in a Si surface of the SiC substrate so that a graphene precursor is formed; and stopping the heating before the graphene precursor is covered with graphene. A SiC substrate to be treated in the graphene precursor formation process is provided with a step including a plurality of molecular layers. The step has a stepped structure in which a molecular layer whose C atom has two dangling bonds is disposed closer to the surface than a molecular layer whose C atom has one dangling bond.
METHOD FOR MANUFACTURING A SUBSTRATE
A method for manufacturing a substrate includes the following steps: (a) providing a support substrate with a first coefficient of thermal expansion, having on one of its faces a first plurality of trenches parallel to each other in a first direction, and a second plurality of trenches parallel to each other in a second direction; (b) transferring a useful layer from a donor substrate to the support substrate, the useful layer having a second coefficient of thermal expansion; wherein an intermediate layer is inserted between the front face of the support substrate and the useful layer, the intermediate layer having a coefficient of thermal expansion between the first and second coefficients of thermal expansion.
Integration of III-V compound materials on silicon
A method of forming a semiconductor device is provided. The method includes depositing an aluminum-base interlayer on a silicon substrate, the aluminum-base interlayer having a thickness of less than about 100 nanometers; and growing a III-V compound material on the aluminum-base interlayer. The aluminum-base interlayer deposited directly on silicon allows for continuous and planar growth of III-V compound materials on the interlayer, which facilitates the manufacture of high quality electronic devices.
MULTI-LAYER DIFFUSION BARRIER AND METHOD OF MAKING THE SAME
A semiconductor device includes a metal layer, an insulating layer disposed above the metal layer, and a multi-layer diffusion barrier disposed on the metal layer between the metal layer and the insulating layer. The multi-layer diffusion barrier includes a first material layer including a metallic nitride and a second material layer including a metallic oxide.
Method for Forming an Alignment Mark
Disclosed is a method. The method includes forming a trench structure with at least one first trench in a first section of a semiconductor body; forming a second trench that is wider than the first trench in a second section of the semiconductor body; and forming a semiconductor layer on a surface of the semiconductor body in the first section and the second section and in the at least one first trench and the second trench such that the semiconductor layer has a substantially planar surface above the first section and a residual trench remains above the second section. Forming the semiconductor layer includes forming a first epitaxial layer in a first epitaxial growth process and a second epitaxial layer on top of the first epitaxial layer in a second epitaxial growth process.
Method for dividing a bar of one or more devices
A method for dividing a bar of one or more devices. The bar is comprised of island-like III-nitride-based semiconductor layers grown on a substrate using a growth restrict mask; the island-like III-nitride-based semiconductor layers are removed from the substrate using an Epitaxial Lateral Overgrowth (ELO) method; and then the bar is divided into the one or more devices using a cleaving method.
PROCESSES FOR PRODUCING III-N SINGLE CRYSTALS, AND III-N SINGLE CRYSTAL
The present invention relates to a III-N single crystal adhering to a substrate, wherein III denotes at least one element of the third main group of the periodic table of the elements, selected from the group of Al, Ga and In, wherein the III-N single crystal exhibits, within a temperature range of an epitaxial crystal growth, a value (i) of deformation .sub.XX in the range of <0. Additionally or alternatively, the III-N single crystal exhibits at room temperature a value (ii) of deformation .sub.XX in the range of <0.
GROUP III NITRIDE COMPOSITE SUBSTRATE AND METHOD FOR MANUFACTURING THE SAME, AND METHOD FOR MANUFACTURING GROUP III NITRIDE SEMICONDUCTOR DEVICE
Provided are a group III nitride composite substrate having a low sheet resistance and produced with a high yield, and a method for manufacturing the same, as well as a method for manufacturing a group III nitride semiconductor device using the group III nitride composite substrate. A group III nitride composite substrate includes a group III nitride film and a support substrate formed from a material different in chemical composition from the group III nitride film. The group III nitride film is joined to the support substrate in one of a direct manner and an indirect manner. The group III nitride film has a thickness of 10 m or more. A sheet resistance of a group III-nitride-film-side main surface is 200 /sq or less.
Group III nitride composite substrate and method for manufacturing the same, and method for manufacturing group III nitride semiconductor device
Provided are a group III nitride composite substrate having a low sheet resistance and produced with a high yield, and a method for manufacturing the same, as well as a method for manufacturing a group III nitride semiconductor device using the group III nitride composite substrate. A group III nitride composite substrate includes a group III nitride film and a support substrate formed from a material different in chemical composition from the group III nitride film. The group III nitride film is joined to the support substrate in one of a direct manner and an indirect manner. The group III nitride film has a thickness of 10 m or more. A sheet resistance of a group III-nitride-film-side main surface is 200 /sq or less.
Method for producing III-N single crystals, and III-N single crystal
The present invention relates to the production of III-N templates and also the production of III-N single crystals, III signifying at least one element of the third main group of the periodic table, selected from the group of Al, Ga and In. By adjusting specific parameters during crystal growth, III-N templates can be obtained that bestow properties on the crystal layer that has grown on the foreign substrate which enable flawless III-N single crystals to be obtained in the form of templates or even with large III-N layer thickness.