H01L23/49568

POWER SEMICONDUCTOR APPARATUS AND METHOD FOR MANUFACTURING THE SAME

A power semiconductor apparatus includes a mold portion, a panel that is conductive and in a flat plate shape, and a plurality of fins. The mold portion includes a power semiconductor element and a base plate that are molded. An opening is formed in the panel into which the base plate is inserted. The plurality of fins is fixed in grooves of the base plate. The panel has a plurality of protrusions on side surfaces forming the opening. Each protrusion has a fifth surface a cross section of which has a shape that tapers down toward an end of the protrusion, the cross section being parallel to a plane extending in the Z direction and a direction in which the protrusion protrudes. The base plate has cover portions covering the fifth surfaces, and is plastically deformed to allow the panel to be fitted in the base plate to fill gaps.

PACKAGE SUBSTRATE BASED ON MOLDING PROCESS AND MANUFACTURING METHOD THEREOF
20230092164 · 2023-03-23 ·

A package substrate based on a molding process may include an encapsulation layer, a support frame located in the encapsulation layer, a base, a device located on an upper surface of the base, a copper boss located on a lower surface of the base, a conductive copper pillar layer penetrating the encapsulation layer in the height direction, and a first circuit layer and a second circuit layer over and under the encapsulation layer. The second circuit layer includes a second conductive circuit and a heat dissipation circuit, the first circuit layer and the second conductive circuit are connected conductively through the conductive copper pillar layer, the heat dissipation circuit is connected to one side of the device through the copper boss and the base, and the first circuit layer is connected to the other side of the device.

SEMICONDUCTOR DEVICE

According to one embodiment, a semiconductor device includes a lead frame, a semiconductor chip, and a clip member. The semiconductor chip is mounted on the lead frame. The clip member is connected to an electrode of the semiconductor chip via a conductive adhesive agent. At least part of an outer peripheral edge of a connection face of the clip member is located at a position more inside than an outermost peripheral edge of the clip member in plan view.

SEMICONDUCTOR DEVCIE AND MANUFACTURING METHOD FOR SEMICONDUCTOR DEVICE
20230090408 · 2023-03-23 · ·

A semiconductor device includes a heatsink, an insulating resin layer on the heatsink, and a metallic plate including a first surface in contact with a first region of the insulating resin layer and a second surface to which a semiconductor chip is adhered. The device further includes a lead terminal connected to the metallic plate; a first mold resin covering a part of the metallic plate and a part of the lead terminal; and a second mold resin covering another part of the metallic plate, the semiconductor chip, and another part of the lead terminal. The first mold resin has a third surface in the same plane as that of the first surface, the third surface extending from an outer peripheral edge of the metallic plate to that of the insulating resin layer or outside thereof in plan view in contact with the second region of the insulating resin layer.

Vertically attaching a chip to a substrate
11482463 · 2022-10-25 · ·

Provided is a semiconductor package modularized and manufactured by preparing a main block for putting on a semiconductor chip, an insulator, and one or more sub block, preparing the semiconductor chip, preparing an adhesive used in attaching the semiconductor chip, attaching the semiconductor chip to an upper surface or upper and lower surfaces of the main block, performing an electrical connection of the semiconductor chip, preparing a substrate comprising a pattern enabling an electrical connection and vertically attaching one side of the main block to the pattern of the substrate to enable an electrical connection. In the semiconductor package above, an accumulation rate increases on the substrate due to a vertically arranged structure of the semiconductor chips and a heat emission area is enlarged to improve a heat emission effect.

SEMICONDUCTOR DEVICE

A first chip includes a first surface, a second surface, a first semiconductor layer including a nitride semiconductor layer, a first electrode pad located at the first surface, a second electrode pad located at the first surface, a first gate pad located at the first surface, and a third electrode pad located at the first surface. A second chip is located on the first surface of the first chip. The second chip includes a third surface facing the first surface of the first chip, a fourth surface, a second semiconductor layer including a channel of a second conductivity type, a fourth electrode pad located at the fourth surface, a fifth electrode pad located at the third surface and bonded to the second electrode pad of the first chip, and a second gate pad located at the third surface and bonded to the third electrode pad of the first chip.

IC PACKAGE INCLUDING MULTI-CHIP UNIT WITH BONDED INTEGRATED HEAT SPREADER

A multi-chip unit suitable for chip-level packaging may include multiple IC chips that are interconnected through a metal redistribution structure, and that are directly bonded to an integrated heat spreader. Bonding of the integrated heat spreader to the multiple IC chips may be direct so that no thermal interface material (TIM) is needed, resulting in a reduced bond line thickness (BLT) and lower thermal resistance. The integrated heat spreader may further serve as a structural member of the multi-chip unit, allowing a second side of the redistribution structure to be further interconnected to a host by solder interconnects. The redistribution structure may be fabricated on a sacrificial interposer that may facilitate planarizing IC chips of differing thickness prior to bonding the heat spreader. The sacrificial interposer may be removed to expose the RDL for further interconnection to a substrate without the use of through-substrate vias.

SEMICONDUCTOR DEVICE

A semiconductor device includes a semiconductor chip having first and second main electrodes disposed on opposite surfaces of a silicon carbide substrate, first and second heat dissipation members disposed so as to sandwich the semiconductor chip, and joining members disposed between the first main electrode and the first heat dissipation member and between the second main electrode and the second heat dissipation member. At least one of the joining members is made of a lead-free solder having an alloy composition that contains 3.2 to 3.8 mass % Ag, 0.6 to 0.8 mass % Cu, 0.01 to 0.2 mass % Ni, x mass % Sb, y mass % Bi, 0.001 to 0.3 mass % Co, 0.001 to 0.2 mass % P, and a balance of Sn, where x and y satisfy relational expressions of x+2y≤11 mass %, x+14y≤42 mass %, and x≥5.1 mass %.

HEAT DISSIPATION STRUCTURE AND HIGH THERMAL CONDUCTION ELEMENT
20230131821 · 2023-04-27 ·

A heat dissipation structure, includes: a lead frame, including a high temperature pad and a low temperature pad, the high temperature pad and the low temperature pad being two portions in the lead frame which are separated from each other, wherein a high heat generation component is disposed on the high temperature pad; and a high thermal conduction element, including two sides which are respectively directly connected with the high temperature pad and the low temperature pad, to dissipate the heat energy from the high heat generation component to the low temperature pad.

Power semiconductor apparatus and method for manufacturing the same

A power semiconductor apparatus includes a mold portion, a panel that is conductive and in a flat plate shape, and a plurality of fins. The mold portion includes a power semiconductor element and a base plate that are molded. An opening is formed in the panel into which the base plate is inserted. The plurality of fins is fixed in grooves of the base plate. The panel has a plurality of protrusions on side surfaces forming the opening. Each protrusion has a fifth surface a cross section of which has a shape that tapers down toward an end of the protrusion, the cross section being parallel to a plane extending in the Z direction and a direction in which the protrusion protrudes. The base plate has cover portions covering the fifth surfaces, and is plastically deformed to allow the panel to be fitted in the base plate to fill gaps.